# Theory of Operation COMPUTER MODEL 920 SDS 900005D March 1966 #### PREFACE The SDS 900 Series Computers are solid state, general purpose, digital machines which use a parallel, random access, coincident current, magnetic core memory and serial arithmetic operation. These computers are completely modular, contain all silicon components, and have positive true logic. Internal operations are binary and two's complement arithmetic is used. This manual is presented in four sections. These cover Computer Logic, W Buffer and Input/Output Operations, Magnetic Core Memory, and BCD Typewriter and Tape Punch. Each section has its own lists of Contents and Illustrations which define the referenced pages. # TABLE OF CONTENTS | Section | | Page | |---------|--------------------------------------------------------|------| | Ĭ | COMPUTER LOGIC | | | | INTRODUCTION | 1.1 | | | BASIC COMPUTER STRUCTURE AND OPERATION | 1.3 | | | INSTRUCTION AND WORD FORMAT | 1.7 | | | Instruction Format | 1.7 | | | Data Word Format | 1.8 | | | Two's Complement Arithmetic | 1.8 | | | PULSE COUNTER | 1.15 | | | Pulse Decoding | 1.16 | | | PHASE CONTROL | 1.17 | | | Phases | 1.17 | | | Phase Counter | 1.18 | | | Single-Cycle Instructions | 1.20 | | | Two-Cycle Instructions | 1.20 | | | Three-Cycle Conditional Skip Instructions | 1.21 | | | Two-Cycle Conditional Skip Instructions | 1.21 | | | Three-Cycle Memory Increment or Decrement Instructions | 1.22 | | | Multiplication and Division Instructions | 1.23 | | | N-Cycle Shift Instructions | 1.23 | | | Three-Cycle Plus N Output Instructions | 1.24 | | | Four-Cycle Plus N Input Instructions | 1.24 | | | Three-Cycle Store Instructions | 1.25 | | | One-Cycle Unconditional Branch Instructions | 1.26 | | | Program Operator Instructions | 1.26 | | | REGISTERS | 1.27 | | • | P Register | 1.27 | | | S Register | 1.28 | | Section | | Page | | | |---------|-------------------------------------------------------------------------------|------|--|--| | | M Register | 1.29 | | | | | C Register | 1.32 | | | | | O Register | 1.33 | | | | | A Register | 1.34 | | | | | B Register | 1.35 | | | | | X Register | 1.35 | | | | | Word Assembly Register (WAR) | 1.36 | | | | | MEMORY CONTROL | 1.39 | | | | | ADDER | 1.43 | | | | | INSTRUCTION OPERATORS | 1.45 | | | | | Index Operation | 1.45 | | | | | Indirect Address Operation | 1.46 | | | | | Program Operator | 1.46 | | | | | MANUAL AND TIMING CONTROL | | | | | | Interrupt | 1.51 | | | | | Time-Share (Memory Interlace) | 1.58 | | | | | Control Switch | 1.61 | | | | | Register Switch | 1.65 | | | | | Manual Control Switches | 1.67 | | | | | Start and Fill Switches | 1.69 | | | | | INSTRUCTIONS | 1.73 | | | | | Skip and Branch Instructions (01, 40, 50, 52, 53, 70, 72, 73, 74, 41, 43, 51) | 1.73 | | | | | Memory Increment Instructions (60, 61) | 1.79 | | | | | Store Instructions (35, 36, 37) | 1.79 | | | | | Load Instructions (71, 75, 76, 77) | 1.80 | | | | | Input Instructions (30, 32, 33) | 1.81 | | | | | Output Instructions (10, 12, 13) | 1.83 | | | | Section | | Page | |---------|------------------------------------------------------|-------| | | Control Instructions (23, 00, 02, 20) | 1.84 | | | Logical Instructions (14, 16, 17) | 1.85 | | | Register Change Instructions (46) | 1.86 | | | Shift Instructions (66, 67) | 1.87 | | | Arithmetic Instructions (54, 55, 56, 57, 63, 64, 65) | 1.91 | | | Multiply Example | 1.95 | | | Divide Example | 1.100 | | | MEMORY PARITY | 1.101 | | | Parity Generation | 1.101 | | | Parity Checking | 1.101 | | | IMPLEMENTATION | 1.103 | | | Gates | 1.103 | | | Inverters, Buffer Amplifiers and Flip-Flops | 1.106 | | | DICTIONARY OF COMPUTER LOGIC TERMS | 1.111 | | | CONDENSED COMPUTER LOGIC EQUATIONS | 1.117 | | | A Register | 1.117 | | | B Register | 1.119 | | | C Register | 1.121 | | | S Register | 1.143 | | | Scope Signals | 1.152 | | | SKS | 1.154 | | | X Register | 1.156 | | II | W BUFFER AND INPUT/OUTPUT OPERATIONS | | | | INTRODUCTION | 2.1 | | | GENERAL W BUFFER OPERATION | 2.3 | | | Input Process ( <del>W9</del> ) | 2.6 | | | Output Process (W9) | 2 17 | | Section | | Page | |---------|-------------------------------------|-------| | | Scan ( <del>W</del> 9 W10 W11) | 2. 28 | | | Erase (W9 W10 W11) | 2.29 | | | Fill | 2.31 | | | Time–Share Interlace | 2.32 | | | Photo-Reader 1 | 2.38 | | | DICTIONARY OF BUFFER LOGIC TERMS | 2.41 | | | W BUFFER AND INPUT/OUTPUT EQUATIONS | 2.45 | | | Unit Address Register | 2.45 | | | Input/Output | 2.45 | | | Character Counter | 2.45 | | | Clock Counter | 2.46 | | | Computer Interlock | 2.46 | | | Interrupt Signals | 2.46 | | | Time–Share Calling Signal | 2.46 | | | Halt Detector | 2.47 | | | Error Detector | 2.47 | | | Single Character Register | 2.47 | | | Load W from C | 2.48 | | | Clock Signal | 2.48 | | | Word Assembly Register | 2.49 | | | Clear and Set Signals | 2.49 | | | Halt Interlock | 2.49 | | | Magnetic Tape Control Signals | 2.49 | | | INTERLACE LOGIC | 2.50 | | | PHOTO-READER 1 | 2.52 | | | Enable Signal | 2.52 | | | Pinch Roller and Lamp Drivers | 2.52 | | Section | | Page | | | | | | | |---------|-------------------------------|-------|--|--|--|--|--|--| | | Reader Signals | 2.52 | | | | | | | | | Brake Driver | | | | | | | | | | Y BUFFER OPERATIONS | 2.53 | | | | | | | | | Y BUFFER EQUATIONS | 2.55 | | | | | | | | | Unit Address Register | 2.55 | | | | | | | | | Input/Output | 2.55 | | | | | | | | | Character Counter | 2.55 | | | | | | | | | Clock Counter | 2.56 | | | | | | | | | Computer Interlock | 2.56 | | | | | | | | | Interrupt Signals | 2.56 | | | | | | | | | Time-Share Calling Signal | 2.56 | | | | | | | | | Halt Detector | 2.57 | | | | | | | | | Error Detector | 2.57 | | | | | | | | | Single Character Register | 2.57 | | | | | | | | | Load Y from C | 2.58 | | | | | | | | | Clock Signal | 2.58 | | | | | | | | | Word Assembly Register | 2.59 | | | | | | | | | Clear and Set Signals | 2.59 | | | | | | | | | Halt Interlock | 2.59 | | | | | | | | | Magnetic Tape Control Signals | 2.59 | | | | | | | | III | MAGNETIC CORE MEMORY | | | | | | | | | | INTRODUCTION | 3.1 | | | | | | | | | MAGNETIC CORE STORAGE THEORY | 3.5 | | | | | | | | | BASIC OPERATION | 3.9 | | | | | | | | | Addressing | 3.9 | | | | | | | | | Read Cycle | 3.13 | | | | | | | | | Write Cycle | 3. 16 | | | | | | | | Section | | Page | | | | | |---------|------------------------------------------|-------|--|--|--|--| | | MEMORY EXPANSION | 3, 19 | | | | | | | MODULE OPERATION | 3, 21 | | | | | | | Decoder | 3, 21 | | | | | | | Selector Control | 3, 21 | | | | | | | XY Selector | 3, 21 | | | | | | | Current Regulator | 3. 24 | | | | | | | Voltage Regulator | 3.24 | | | | | | | Z Driver | 3. 24 | | | | | | | Sense Amplifier | 3. 24 | | | | | | | Discriminator | 3. 28 | | | | | | IV | BCD TYPEWRITER AND TAPE PUNCH | | | | | | | | INTRODUCTION | 4.1 | | | | | | | Functional Description | 4.3 | | | | | | | TYPEWRITER CODES | 4.4 | | | | | | | Theory of Operation – Input | 4.5 | | | | | | | Theory of Operation – Output | 4.7 | | | | | | | Adjustments | 4.10 | | | | | | | DICTIONARY OF BCD TYPEWRITER LOGIC TERMS | 4.15 | | | | | | | BCD TYPEWRITER LOGIC EQUATIONS | 4.17 | | | | | | | TAPE PUNCH | 4.19 | | | | | | | Functional Description | 4.19 | | | | | | | Theory of Operation | 4.19 | | | | | | | Circuit Considerations | 4.24 | | | | | | | Adjustments | 4, 24 | | | | | | | DICTIONARY OF TAPE PUNCH LOGIC TERMS | 4, 29 | | | | | | | TAPE PUNCH LOGIC EQUATIONS | 4.30 | | | | | # Illustrations # LIST OF ILLUSTRATIONS | Figure | Title | | | | | |--------|-------------------------------------------|-------|--|--|--| | 1 | Basic Computer Structure Information Flow | 1.4 | | | | | 2 | Instruction List | 1.10 | | | | | 3 | Instruction Decoding | 1.13 | | | | | 4 | Pulse Sequence | 1.14 | | | | | 5 | Phase Sequence Chart | 1.19 | | | | | 6 | Accessing an Instruction | 1.31 | | | | | 7 | Computer Memory Cycle | 1.40 | | | | | 8 | Program Operator | 1.49 | | | | | 9 | Priority Interrupt System | 1.52 | | | | | 10 | Interrupt Timing A | 1.54 | | | | | 11 | Interrupt Timing B | 1.55 | | | | | 12 | Interrupt Timing C | 1.56 | | | | | 13 | Interrupt Timing D | 1.57 | | | | | 14 | Interlace Timing (Time-Share) | 1.60 | | | | | 15 | Control Switch | 1, 63 | | | | | 16 | Control Panel | 1.64 | | | | | 17 | Timing: Instruction 41 (BRX) | 1.76 | | | | | 18 | Timing: Instructions 30, 32 | 1.82 | | | | | 19 | W Buffer Information Flow | 2.5 | | | | | 20 | Input Timing Chart | 2.7 | | | | | 21 | Input Signal Characteristics | 2.9 | | | | | 22 | Information Flow Diagram Phototape | 2.10 | | | | | 23 | Termination Timing A Phototape Input | 2.12 | | | | | 24 | Termination Timing B Phototape Input | 2.13 | | | | | 25 | Information Flow Diagram Magnetic Tape | 2.14 | | | | | 26 | Input Timing Magnetic Tape | 2.15 | | | | | 27 | Input Termination Timing Magnetic Tape | 2. 16 | | | | # Illustrations # LIST OF ILLUSTRATIONS (Cont.) | Figure | Title | Page | | | | | | |--------|--------------------------------------------------|---------------|--|--|--|--|--| | 28 | Flow Diagram Output Process | 2, 18 | | | | | | | 29 | Output Timing Chart 1 | 2. 20 | | | | | | | 30 | Output Timing Chart 2 | | | | | | | | 31 | Output Termination Timing (Except Magnetic Tape) | 2. 22 | | | | | | | 32 | Output Termination Timing Magnetic Tape | 2. 23 | | | | | | | 33 | Output Timing Chart Punch | 2. 24 | | | | | | | 34 | Output Timing Chart Magnetic Tape | 2. 26 | | | | | | | 35 | Forward Scan Timing Magnetic Tape | 2. 27 | | | | | | | 36 | Reverse Scan Timing Magnetic Tape | 2. 30 | | | | | | | 37 | Information Flow Diagram Interlace Operation | 2. 33 | | | | | | | 38 | Loading the Interlace Register | 2.35 | | | | | | | 39 | Input/Output Timing Time-Share | 2.36 | | | | | | | 40 | Input Termination Timing Time-Share | | | | | | | | 41 | Block Diagram – Magnetic Core Memory | | | | | | | | 42 | Hysteresis Loop | 3.5 | | | | | | | 43 | Memory Block Diagram | 3.11 | | | | | | | 44 | Operation of Address 3037 | 3.12 | | | | | | | 45 | Computer Memory Cycle | 3.14 | | | | | | | 46 | Memory Digit Plane Diagram | 3.15 | | | | | | | 47 | Block Diagram – Memory Expansion | 3.20 | | | | | | | 48 | Decoder and Selector Control Logic | 3. 22 | | | | | | | 49 | XY Selector Logic | 3. 23 | | | | | | | 50 | Voltage Regulator and Current Regulator | <b>3. 2</b> 5 | | | | | | | 51 | Z Driver Schematic | 3. 26 | | | | | | | 52 | Sense Amplifier and Discriminator Logic | 3. 27 | | | | | | | 53 | Typewriter Inputs | 4.12 | | | | | | | 54 | Typewriter Output Cycle - Lower Case Characters | <i>l</i> 13 | | | | | | # Illustrations # LIST OF ILLUSTRATIONS (Cont.) | Figure | Title | Page | | |--------|--------------------------------------------------------------------------------------------|-------|--| | 55 | Typewriter Outputs – Lower Case Character –<br>Upper Case Character – Lower Case Character | 4.14 | | | 56 | Manually Controlled Paper Feed | 4. 20 | | | 57 | Punching Data with Leader | 4. 26 | | | 58 | Punching Data with No Leader and Toggle Switch in "Auto" | 4. 27 | | | 59 | Punching Data with No Leader and Toggle Switch in "Run" | 4. 28 | | # SECTION I COMPUTER LOGIC #### INTRODUCTION The Computer Logic Section describes the logical operation of the computer in detail. It is primarily intended for engineering, checkout, training and maintenance use. Descriptions are presented with the assumption that the reader has a working knowledge of Boolean algebra and basic digital operations. For proper use of this publication, the reader should be familiar with the SDS Reference Manual for this computer. #### BASIC COMPUTER STRUCTURE AND OPERATION NOTE: The description below includes only the most common conditions. Further details and qualifications are given later in this section. The computer uses a 24-bit, single-address instruction: The instruction code occupies the six bit positions 3 through 8 and determines the operation which will be executed. For example, the binary configuration 101100 represents an octal "54", which is the designation for a subtraction instruction. The address field occupies the 14 bit positions, 10 through 23. In general, the address field represents the address of the operand. For example, it may represent the address of the number which is to be subtracted from the A register (accumulator) upon execution of a subtraction instruction. The computer has nine registers, as represented in Figure 1. The P register (program counter) holds the 14-bit address of the next instruction to be executed. This 14-bit flip-flop register is incremented by one before reading a new instruction since the instructions are generally read in numerical sequence, i.e., 10046 10047 10050 10051 and the M register will contain the operand or accept it from memory. The address held in the P register is transferred in parallel to the 14-bit S flipflop register (memory address) where it sets up the address lines in the core memory for access to the word position addressed. The contents of the desired word are then transferred in parallel to the 24-bit M register from memory. During memory accessing or storing the S register will always hold the desired address The instruction in the M register, after being received from memory, is transferred in parallel to the 24-bit C register where its fields are distributed as follows: The 6-bit instruction code field is transferred in parallel to the 6-bit flip-flop "O" (instruction code) register where it will be used to control execution of the instruction. Depending upon the instruction to be executed, the address field containing the memory address of the desired operand is transferred in parallel to the S register. For example, the M register accepts the operand from memory and transfers it in parallel to the C register. At this point the code of the operation to be performed is held in the O register and the operand, upon which the operation is to be performed, is held in the C register. During the execution of the instruction the operand is serially shifted out of the C register and into the Word Assembly register (WAR), Adder, A register, B register, or X register. During the execution of "Store" instructions the operand address of the instruction is transferred to the S register to set up the Store address. The data to be stored is then shifted into the C register from its present location, and the information is transferred in parallel to the M register which stores it in memory. To communicate with external devices such as a photo-reader, magnetic tape unit, punch and typewriter, the computer uses the WAR with its associated single character register (SCR) as shown in Figure 1. During an input process 6-bit characters from the external device are transferred into the SCR in parallel. When the Buffer "control" detects that a character has been received, it shifts the character into the WAR, and when the WAR contains the desired number of characters, a signal is sent to the computer to store the information held in the WAR into memory. On output, the inverse operation is used; the information is shifted from the C register to the WAR and the computer returns to its previous program. The WAR now shifts one character at a time into the SCR where it is sent out in parallel to the external device in operation. When the buffer control detects that the WAR is empty, it signals the computer to load the WAR with another word for output. When studying the information which follows, frequently refer to the Reference Manual to properly integrate the programming nomenclature and discussion with that of the internal operation. # LOGICAL DESCRIPTION #### INSTRUCTION AND WORD FORMAT The instruction list for the computer is shown in Figure 2. The instructions are numbered from 00 through 77 octally and are listed with their respective mnemonic codes and execution times. The execution time for a specific instruction is the number of word times (machine cycles) which elapse during the accessing of the instruction and its complete execution, including the accessing or storing of any operands. #### INSTRUCTION FORMAT The instruction format is: 0: Relative address bit (not used in logic) 1: Index bit 2: Program operator 8: 6-bit instruction code 9: Indirect address bit $10 \longrightarrow 23$ : 14-bit address The programming functions of the above fields are: #### Index Register Bit: A "1" in this position causes the contents of bits 10 through 23 of the index register (X register) to be added to the address portion of the instruction prior to execution. #### Program Operator Bit: A "1" in this position causes the program operator bit and the 6 bits of the instruction code to be interpreted as an entry address for a subroutine. #### Instruction Code: The 6 bits of the instruction code contain the 2-digit octal code for the instruction to be executed. This information is transferred to the "O" register flip-flops, 01, 02, 03, 04, 05, and 06. #### Indirect Address Bit: A "1" in this position causes the computer to interpret bits 10 through 23 of the instruction (possibly modified by indexing) as the memory location where the effective address of the instruction may be found. A "0" causes bits 10 through 23 of the instruction to be interpreted as the effective address. #### Address: The address is defined by bits 10 through 23 of the instruction. The address generally represents the memory location of the operand. #### DATA WORD FORMAT The data word format is: Arithmetic is performed using the binary two's complement number system. The sign bit can then be considered to be integral with the data word. Data words consist of eight octal digits, each octal digit consisting of three binary digits (bits). During all serial operations the 23rd bit position (least significant end) appears first in time. # TWO'S COMPLEMENT ARITHMETIC Considering the machine to be a fixed point, fractional computer, using two's complement arithmetic, any number stored in memory can be expressed by the following general formula: $$N = A_0 (-2^0) + A_1 (+2^{-1}) + A_2 (+2^{-2}) + - - + A_{23} (+2^{-23}),$$ or it can be expressed as: $$N = \sum_{i=1}^{23} A_i (2^{-i}) - A_0$$ From this it can be seen that the largest allowable positive number is: 0. 1111111111111111111111111111 The minimum positive number is: The maximum negative number is: The minimum negative number is: #### 1, 1111111111111111111111111111 Numbers of negative magnitude are expressed in two's complement form and arithmetic operations, where the operands and answers are within the allowable range, maintain the negative numbers in two's complement form. | HLT BRU EOM MIY MIY MIW POT ETR | Function Time Code Mne- Halt 1,2 40 SKS Branch to M 1,2 41 BRX Energize M 2 43 BRM (N) (M) → Y when ready 2,3 50 SKE (M) → W when ready 2,3 52 SKB Parallel out, when ready 2,3 53 SKB Extract 2 54 SUB Marger (A) and | |---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | Merge: (A) or (M) 2 57 Exclusive OR 2 57 | Instructions where the address is used in addition to the instruction code to define the specific operation (See page 1.12) \* FIGURE 2 # INSTRUCTION LIST | | | | | | | <del></del> | | | <u> </u> | | | <del></del> | | | | | |--------------------|---------------------------|-----------------------------|-----------------------------------------|-------------------------------|----------|-------------|-----------------|-------------------|-------------------------------|---------------|-------------------------------------|-------------------------|-------------------------------|---------|---------|------------------| | Function | (M)-1 →M Skip if negative | $(M) + 1 \longrightarrow M$ | $(M) \blacktriangleleft (A)$ (Exchange) | $(M) + (A) \longrightarrow M$ | Multiply | Divide | ** 2 + N/2 even | 2 + (N + 1)/2 odd | Skip if $(A) = (M)$ on B mask | <b>X←</b> (M) | No skip if $(A)$ $(M) = 1$ anywhere | Skip if $(A) > (M)$ | Difference Exponents and Skdp | (M) → B | (M) → A | Eff. address → X | | Mne-<br>Code monic | SKR | MIN | XMA | ADM | MUL | DIV | * | * | SKM | LDX | SKA | SKG | SKD | LDB | LDA | EAX | | Code | 09 | 61 | 62 | 63 | 64 | 65 | 99 | 29 | 70 | 71 | 72 | 73 | 74 | 7.5 | 92 | 77 | | Time | 3 | 3 | ٣ | 3 | 4 | 28 | * | *<br>* | 2,3 | 2 | 2, 3 | 2, 3 | 2, 3 | 2 | 2 | 2 | | Function | No operation | | | Execute | | | | | (Y) -M when ready | | (W) - M when ready | Parallel in, when ready | | (A) → M | (B) → M | (X) → M | | Mne -<br>monic | NOP | | | EXU | | | | | YIM | | WIM | PIN | | STA | STB | STX | | Code | 20 | 2.1 | 22 | 23 | 24 | 25 | 97 | 2.2 | 30 | 31 | 32 | 33 | 34 | 35 | 36 | 37 | | Time | 1 | | | H | | | | | 3+ | | 3+ | 4+ | | 8 | 3 | 3 | \* Instructions where the address is used in addition to the instruction code to define the specific INSTRUCTION LIST (CONTINUED) FIGURE 2 operation (see page 1.12). 1.11 #### Instruction code 46 The specific operation to be executed for instruction code 46 is determined by the bits in the address portion of the instruction as follows: | Address Bit | | | | | | | |-------------|-----------------|--|--|--|--|--| | 23 | Clear A | | | | | | | 22 | Clear B | | | | | | | 21 | Copy (A) into B | | | | | | | 20 | Copy (B) into A | | | | | | | 19 | Copy (B) into X | | | | | | | 18 | Copy (X) into B | | | | | | | 17 | Bits 15-23 only | | | | | | | 16 | Copy (X) into A | | | | | | where the above functions can operate simultaneously if they do not conflict. Copy (A) into X Copy -(A) into A #### Instruction codes 66 and 67 15 14 | 66 | 0 | 00NN | Right shift <b>AB</b> | |----|---|------|-----------------------| | 66 | 2 | 00NN | Right cycle AB | | 67 | 0 | 00NN | Left shift AB | | 67 | 2 | 00NN | Left cycle AB | | 67 | 1 | 00NN | Normalize AB | The last two digits of the address specify the number of shifts or cycles to take place. INSTRUCTION DECODING 1.13 | PULSE COUNTER | | | | | | | | | | | | |---------------|------------|----|-----|----|----|----|----|--|--|--|--| | Gray Count | Pulse Time | Q1 | Q2 | Q3 | Q4 | Q5 | Q6 | | | | | | 0 | T1 | 0 | 0 | 0 | 0 | 0 | 1 | | | | | | 1 | TO | 0 | 0 | 0 | 0 | 1 | 0 | | | | | | 6 | END Tp | o | 0 | 1 | 0 | 1 | 1 | | | | | | 7 | START T24 | 0 | 0 | 1 | 0 | 0 | 0 | | | | | | 8 | T23 | 0 | 1 | 1 | 0 | 0 | 1 | | | | | | 9 | T22 | 0 | 1 , | 1 | 0 | 1 | 0 | | | | | | 10 | T21 | 0 | 1 | 1 | 1 | 1 | 1 | | | | | | 11 | T20 | 0 | 1 | 1 | 1 | 0 | 0 | | | | | | 12 | T19 | 0 | 1 | 0 | 1 | 0 | 1 | | | | | | 13 | T18 | 0 | 1 | 0 | 1 | 1 | 0 | | | | | | 14 | T17 | 0 | 1 | 0 | 0 | 1 | 1 | | | | | | 17 | T16 | 1 | 1 | 0 | 0 | 1 | 0 | | | | | | 18 | T15 | 1 | 1 | 0 | 1 | 1 | 1 | | | | | | 19 | T14 | 1 | 1 | 0 | 1 | 0 | 0 | | | | | | 20 | T13 | 1 | 1 | 1 | 1 | 0 | 1 | | | | | | 2 1 | T12 | 1 | 1 | 1 | 1 | 1 | 0 | | | | | | 22 | Tll | 1 | 1 | 1 | 0 | 1 | 1 | | | | | | 23 | T10 | 1 | 1 | 1 | 0 | 0 | 0 | | | | | | 24 | Т9 | 1 | 0 | 1 | 0 | 0 | 1 | | | | | | 25 | Т8 | 1 | 0 | 1 | 0 | 1 | 0 | | | | | | 26 | Т7 | 1 | 0 | 1 | 1 | 1 | 1 | | | | | | 27 | Т6 | 1 | 0 | 1 | 1 | 0 | 0 | | | | | | 28 | Т5 | 1 | 0 | 0 | 1 | 0 | 1 | | | | | | 29 | Т4 | 1 | 0 | 0 | 1 | 1 | 0 | | | | | | 30 | Т3 | 1 | 0 | 0 | 0 | 1 | 1 | | | | | | 31 | T2 | 1 | 0 | 0 | О | 0 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | FIGURE 4 PULSE SEQUENCE #### PULSE COUNTER A pulse counter consisting of flip-flops Q1, Q2, Q3, Q4, Q5 and Q6 that counts the pulses that make up the twenty-six pulse times of each computer word. The pulse counter is a modified gray code counter with Ql as the most significant bit. The gray code is off-set from the 26-bit pulse count and certain counts are eliminated to facilitate decoding and counter design. Note that computer pulse times are designated in reverse order, with respect to time. Q6 acts as a straight binary counter generating the output which is counted by the gray code counter Q1 through Q5. $$sQ6 = \overline{Q6}$$ $rQ6 = Q6$ The least significant gray code stage Q5 counts in gray sequence with the addition of (Q1 + Q3) on the reset side to force a skip of gray counts 15 and 16. $$sQ5 = \overline{Q5} Q6$$ $rQ5 = Q5 Q6 (Q1 + Q3)$ Q4 counts in gray sequence with the addition of (Q1 + Q3) on the set side to force the skip of gray counts 2, 3, 4 and 5. $$sQ4 = \overline{Q4} \ Q5 \ \overline{Q6} \ (Q1 + Q3)$$ $rQ4 = Q4 \ Q5 \ \overline{Q6}$ Q3 counts in gray sequence with the addition of T0 to force the skip of gray counts 2, 3, 4 and 5. $$sQ3 = \overline{Q3} Q4 \overline{Q5} \overline{Q6} + T0$$ $rQ3 = Q3 Q4 \overline{Q5} \overline{Q6}$ Q2 and Q1 count in a gray sequence but the forced skip of gray counts 2, 3, 4, 5, 15 and 16 simplifies their set and reset expressions. $$sQ2 = \overline{Q1} \overline{Q5} \overline{Q6}$$ $$rQ2 = Q1 \overline{Q4} \overline{Q5}$$ $$sQ1 = \overline{Q3} Q5 Q6$$ $$rQ1 = \overline{Q3} \overline{Q4} \overline{Q5}$$ #### PULSE DECODING Several multiple and single pulse times are decoded from the pulse counter for use in the computer logic: Data word, $\overline{\text{Tp}} \ \overline{\text{T24}} = \text{Q1} + \text{Q2} + \overline{\text{Q3}}$ Most significant or Sign bit, $T0 = \overline{\text{Q1}} \ \overline{\text{Q2}} \ \overline{\text{Q3}} \ \text{Q5}$ Least significant bit, $T23 = \overline{\text{Q1}} \ \text{Q2} \ \overline{\text{Q4}} \ \overline{\text{Q5}}$ Guard and first bit of word, $T24 = \overline{\text{Q1}} \ \overline{\text{Q2}} \ \text{Q3} \ \overline{\text{Q5}}$ Guard and last bit of word, $Tp = \overline{\text{Q1}} \ \overline{\text{Q2}} \ \text{Q3} \ \overline{\text{Q5}}$ Address field, (T23 - T10) = Q2Indirect address bit, $T9 = Q1 \ \overline{\text{Q2}} \ \text{Q3} \ \overline{\text{Q4}} \ \overline{\text{Q5}}$ For additional requirements, the following pulse times are also decoded: $$(T22-T17) = \overline{Q1} \ Q2 \ \overline{T23}$$ $$(T21+T22) = \overline{Q1} Q2 Q3 Q5$$ T14 = Q1 Q2 $$\overline{Q3}$$ $\overline{Q5}$ T10 = Q1 Q2 $$\overline{Q4}$$ $\overline{Q5}$ $$(T5-T0) = \overline{Q2} \ \overline{Q3}$$ T1 = $$\overline{Q1}$$ $\overline{Q3}$ $\overline{Q4}$ $\overline{Q5}$ #### PHASE CONTROL The various internal operations, such as transfers of information, clearing registers, read from memory, etc., which must take place during the reading and execution of instructions, are controlled by eight phases, designated phase $\emptyset 0$ through phase $\emptyset 7$ . A general description of these eight phases is given below, followed by more detailed discussions on control of the phase sequence by the instruction code. #### **PHASES** A phase chart is shown on page 1.19 which indicates the phase sequencing for the various operation codes. Usually, each dot on the diagram represents one cycle time from Tp until the next Tp. #### Phase 0 (Ø0) This phase is the beginning of all instructions. Instructions start at $\emptyset$ 0 T24, with the new instruction in the C register and the instruction register cleared to "NOP" (20). Indexing and indirect addressing are processed in phase $\emptyset$ 0. Also, the memory regenerates the instruction (writes it back in memory because of destructive read-out) and fetches the operand. This process may require more than one cycle time, as in the case of indirect addressing, executing and transferring. This phase steps directly to phase $\emptyset$ 5 (at $\emptyset$ 0 T24) for some instructions requiring only one cycle time for execution. At $\emptyset$ 0 T24 the instruction code is transferred to the OP code register (01, 02, 03, 04, 05 06). #### Phase 1 ( $\emptyset$ 1) This phase is the set-up or preparation phase for the shift, multiplication and division instructions. Phase I inhibits pulsing the memory for an operand. # Phase 2 (Ø2) This phase is the wait phase for the input/output instructions, (10), (12), (13); (30), (32), (33). The computer waits in this phase until the data is ready. If the data is ready before the instruction is given, then phase $\emptyset 2$ is by-passed, except for the parallel input/output instructions, (13), (33), where phase $\emptyset 2$ will last only one cycle time for data to be transferred. # Phase **3 (Ø**3) This phase is the execution phase for shifting, multiplication and division. It usually requires several word times. The duration of this phase in shifting is dependent upon the number of shifts required. #### Phase 4 $(\emptyset 4)$ This phase is the second cycle time of three-cycle instructions which write data into the memory. These three cycles are $00 \rightarrow 04 \rightarrow 07$ . During phase 04 the P register is incremented for accessing the next instruction, and the word to be stored is shifted serially into the C register. #### Phase 5 (\$\phi 5) This phase is the execution phase for some single-cycle instructions. The C register does not shift and parity is not checked. #### Phase 6 (\$\psi 6) This phase is the main execution phase of instructions requiring an operand, but no memory modification. These instructions are the two-cycle instructions, and include conditional skips which may require three cycles. #### Phase 7 $(\emptyset7)$ During this phase memory regeneration (or new storage) and next instruction access are performed. The P register is not incremented unless the Skip flip-flop is high. #### End Cycles An End is defined as the last cycle of execution for the particular instruction being performed. The End term designates that the next phase is to be phase $\emptyset$ 0 unless the instruction causes a skip. End = $$\phi$$ 5 + $\phi$ 6 + $\phi$ 7 + $\phi$ 0 (- - - ) The last term is for unconditional branches. #### PHASE COUNTER A three-flip-flop counter, F1, F2 and F3, controls the sequence and advancement of phases: $$\overline{F1} \overline{F2} \overline{F3} = \emptyset 0$$ $$\overline{F1} \overline{F2} F3 = \emptyset1$$ $$\overline{F1}$$ F2 $\overline{F3}$ = $Q2$ $$\overline{F1}$$ F2 F3 = $\emptyset$ 3 $$F1 \overline{F2} \overline{F3} = \emptyset4$$ $$F1 \overline{F2} F3 = Q5$$ $$F1 F2 \overline{F3} = \emptyset6$$ $$F1 F2 F3 = 07$$ FIGURE 5 PHASE SEQUENCE CHART The following discussion indicates the actions of the phase counter during execution of the various instruction groups shown in the phase diagram. #### SINGLE-CYCLE INSTRUCTIONS Phasing: $$\bigcirc 00 \longrightarrow \bigcirc 00$$ Instructions 00, 02, 20 and 46 advance directly to phase $\emptyset$ 5 from phase $\emptyset$ 0. sF1 = T24 $$\overline{\text{Ia}}$$ $\phi$ 0 Go $\overline{\text{C5}}$ $\overline{\text{C8}}$ $\overline{\text{C2}}$ $\overline{\text{C3}}$ + $\overline{\text{C4}}$ + - - - sF3 = T24 $\overline{\text{Ia}}$ $\phi$ 0 Go $\overline{\text{C5}}$ $\overline{\text{C8}}$ $\overline{\text{C2}}$ $\overline{\text{C3}}$ + $\overline{\text{C4}}$ + - - - The output of the C register flip- flops must be used for the instruction code, as the transfer to the O register is not made until T24. The Ta term represents the indirect address flip-flop and need not be considered for this instruction group. Go is the control term which allows computation. To reset to phase $\emptyset$ 0, F1 and F3 are reset at the first Tp, $$rF1 = Tp End \overline{Sk}$$ $rF3 = Tp End \overline{Sk}$ where: End = F1 F3 $$\overline{Ts}$$ + F1 F2 $\overline{Ts}$ + - - - Ts is a time-share signal and freezes the internal operation of the computer for two machine cycles while external devices control access to memory. Sk is the flip-flop which signals for a skip condition and need not be considered in this instruction group. #### TWO-CYCLE INSTRUCTIONS Phasing: $$\emptyset 0 \longrightarrow \emptyset 6 \longrightarrow \emptyset 0$$ Instructions 14, 16, 17, 41, 43, 51, 54, 55, 56, 57, 71, 75, 76 and 77 advance to phase $\emptyset$ 6 from $\emptyset$ 0 at the first Tp, if there was no indirect addressing. sF1 = Tp $$\overline{\text{Ia}}$$ $\phi$ 0 03 04 + Tp $\overline{\text{Ia}}$ $\phi$ 0 01 $\overline{\text{04}}$ + - - - sF2 = Tp $\overline{\text{Ia}}$ $\phi$ 0 03 + Tp $\overline{\text{Ia}}$ $\phi$ 0 01 $\overline{\text{02}}$ + - - - If there had been an indirect addressing bit, Ia would be true and phase $\emptyset 0$ would have been extended one or more additional word times until Ia was reset by the effective address. The computer resets to phase $\emptyset 0$ at the first Tp of phase $\emptyset 6$ . rF1 = Tp End $$\overline{Sk}$$ rF2 = Tp End $\overline{Sk}$ + - - - #### THREE-CYCLE CONDITIONAL SKIP INSTRUCTIONS Instructions 50, 52, 53, 70, 72, 73 and 74 advance to phase $\emptyset$ 6 at the end of phase $\emptyset$ 0. $$\mathbf{sF1} = \mathrm{Tp} \ \overline{\mathrm{Ia}} \ \phi 0 \ 01 \ \overline{04} + \mathrm{Tp} \ \overline{\mathrm{Ia}} \ \phi 0 \ 03 \ 04$$ $\mathbf{sF2} = \mathrm{Tp} \ \overline{\mathrm{Ia}} \ \phi 0 \ 03 + - - -$ $\mathbf{rSk} = \phi 0 \ T0 + - - -$ These instructions are conditional skip instructions where the Sk (Skip) flip-flop is left in a set condition at the end of phase $\emptyset$ 6, if a skip is to occur. If Sk is true, the phase counter advances to phase $\emptyset$ 7. $$sF3 = Tp Sk \overline{Ts} + - - -$$ Sk will be reset during phase $\emptyset$ 7. $$rSk = Ø7 T0 + - - -$$ If Sk was left in a reset condition at the end of phase $\phi$ 6, the phase counter will reset directly to phase $\phi$ 0. rF1 = Tp End $$\overline{Sk}$$ rF2 = Tp End $\overline{Sk}$ + - - - rF3 = Tp End $\overline{Sk}$ Note that phase $\emptyset$ 6 and $\emptyset$ 7 are both end cycle phases, and if a skip occurs, End will be true for two cycles. The conditions under which Sk is set during phase $\emptyset$ 6 are discussed in the material on "Skip and Branch Instructions". #### TWO-CYCLE CONDITIONAL SKIP INSTRUCTIONS Instruction 40 advances directly to phase $\emptyset$ 5 at $\emptyset$ 0 T24. This phase advancement is identical to the single-cycle operation discussed under Phase Control. During phase $\emptyset$ 5, instruction 40 tests to see if M (external signal) is in a true or false condition. If the signal is false, then the Sk (Skip) flip-flop will be set and a skip will occur. $$sSk = T0 Ø5 01 \overline{04}$$ (external signal) + - - - If Sk is set at T0, then the phase counter advances to phase $\emptyset$ 7 at Tp to perform the skip. At the completion of phase $\emptyset$ 7, or at the completion of phase $\emptyset$ 5, (if the skip condition were false and Sk was not set) the phase counter is reset to phase $\emptyset$ 0. $$rFl = Tp End \overline{Sk}$$ $$rF2 = Tp End \overline{Sk} + - - -$$ $$rF3 = Tp End Sk$$ Sk is reset during phase $\emptyset$ 7. $$rSk = Ø7 T0 + - - -$$ Note that phases $\phi$ 5 and $\phi$ 7 are both end-cycle phases, and if a skip occurs, End will be true for two cycles. #### THREE-CYCLE MEMORY INCREMENT OR DECREMENT INSTRUCTIONS Phasing: $$00 \rightarrow 04 \rightarrow 07 \rightarrow 00$$ Instructions 60 and 61 advance to phase $\emptyset$ 4 at the completion of phase $\emptyset$ 0. During $\emptyset$ 0 indexing or indirect addressing may have been performed. $$sF1 = Tp \overline{la} \ \emptyset 0 \ 01 \ \overline{04} + - - -$$ At the completion of phase $\emptyset 4$ (one cycle), during which the contents of memory are decremented for 60 or incremented for 61, the phase counter is advanced to phase $\emptyset 7$ . $$sF2 = Tp \overline{Ts} \phi 4 + - - -$$ $$sF3 = Tp \overline{Ts} \phi 4 + - - -$$ If during $\emptyset 4$ of a 60 instruction C is negative, Sk will be set causing a skip to occur during $\emptyset 7$ . During phase $\emptyset 7$ the modified number is stored in memory and the next instruction is accessed. At the completion of phase $\emptyset 7$ the counter is reset to phase $\emptyset 0$ . $$rF1 = Tp End \overline{Sk}$$ $$rF2 = Tp End Sk + - - -$$ $$rF3 = Tp End \overline{Sk}$$ #### MULTIPLICATION AND DIVISION INSTRUCTIONS Phasing: $$00 \rightarrow 01 \rightarrow 03 \rightarrow 07$$ Instructions 64 and 65 require four phases. Each phase has a duration of one cycle time in multiplication. In division, phase $\emptyset$ 3 lasts 25 cycles ( $\emptyset$ 3 $\overline{S8}$ for 24 cycles, $\emptyset$ 3 S8 for one cycle). F3 is set at $\emptyset$ 0 Tp to form $\emptyset$ 1. At the following Tp the phase counter progresses to $\emptyset$ 3. $$sF2 = Ø1 Tp + - - -$$ During $\emptyset$ 3 the Sk flip-flop is set to force $\emptyset$ 7. $$sSk = \emptyset 3 \overline{05} \overline{06} T24$$ (64) + \Omega 3 T0 S8 (65) + - - - $sF1 = Tp \overline{Ts} Sk + - - -$ Instruction 65 requires S8 to be set before Sk is set. S8 is set after 24 cycles that are counted in flip-flops S9 through S13. Count S = Ss = $$\emptyset$$ 3 T23 $\overline{Mh}$ sS8 = $\overline{F1}$ F3 $\overline{Ts}$ Tp $\overline{S9}$ $\overline{S10}$ $\overline{S11}$ $\overline{S12}$ $\overline{S13}$ $\overline{(04\ \overline{05}\ \overline{06})}$ The P register is incremented in phase $\emptyset$ 7 since Sk is set. $$sIa = T24 Ø7 Sk + - - -$$ #### N-CYCLE SHIFT INSTRUCTIONS Phasing: $$00$$ $01$ $03$ $07$ $00$ Instructions 66 and 67 terminate phase $\emptyset$ 0 at pulse time T9 to advance to phase $\emptyset$ 1 for pulse times T8 through Tp. $$sF3 = T9 \overline{la} \ 000 \ 02 \ \overline{03} \ 0405 + - - -$$ During phase O1 (10 pulse times) the registers and shift counter are prepared for shifting. At Tp the counter advances to phase O3. $$sF2 = Tp Ø1 + - - -$$ The shift operation occurs during phase $\emptyset$ 3 and is terminated when the Sk flip-flop is set, indicating that the shift counter has reached zero or that a normalized condition exists. Upon termination, the phase counter advances to phase $\emptyset$ 7 from phase $\emptyset$ 3 (or phase $\emptyset$ 1 if the shift count was originally zero). $$\mathbf{sF1} = \mathrm{Tp} \; \mathrm{Sk} \; \overline{\mathrm{Ts}} + - - -$$ $\mathbf{sF2} = \mathrm{Tp} \; \mathrm{Sk} \; \overline{\mathrm{Ts}} + - - -$ During phase Q7 the next instruction is accessed and at Tp the counter is reset to phase Q0. $$rFl = Tp End \overline{Sk}$$ $$rF2 = Tp End \overline{Sk} + - - -$$ $$rF3 = Tp End \overline{Sk}$$ #### THREE-CYCLE PLUS N OUTPUT INSTRUCTIONS Instructions 10, 12 and 13 are output instructions which are interlocked with a flip-flop designated Rf, which indicates when the external device is "ready" for output. Instructions 10 and 12 advance the counter to phase $\emptyset$ 6, if Rf is set during phase $\emptyset$ 0. If Rf was not set, the counter is advanced to phase $\emptyset$ 2 (a wait phase). $$sF2 = Tp \overline{Ia} \ \emptyset 0 \ 03 + - - -$$ Instruction 13 always advances the counter to phase \$\phi\$2 for at least one cycle time. When Rf is set during phase Ø2 the counter advances to phase Ø6. $$sF1 = Tp \overline{Ts} \overline{01} 03 \overline{04} \overline{Ia} \overline{F1} \overline{F3} Rf + - - -$$ At the completion of phase $\emptyset$ 6, during which output was executed, the counter is reset to phase $\emptyset$ 0. $$rF1 = Tp End \overline{Sk}$$ $$rF2 = Tp End \overline{Sk} + - - -$$ $$rF3 = Tp End \overline{Sk}$$ $$rRf = Tp End \overline{Sk}$$ # FOUR-CYCLE PLUS N INPUT INSTRUCTIONS Instructions 30, 32 and 33 are input instructions which are interlocked with the Rf (Ready) flip-flop. If Rf is not set during phase $\emptyset$ 0, the counter advances to phase $\emptyset$ 2. $$sF2 = Tp \overline{Ia} \phi 0 03 + - - -$$ Instruction 33 always advances the counter to phase $\emptyset$ 2. When Rf is set during phase O2, or if Rf was set during phase $\emptyset$ 0, the counter advances to phase $\emptyset$ 6. $$sF1 = Tp \overline{Ts} \overline{01} 03 \overline{04} \overline{Ia} \overline{F1} \overline{F3} Rf + - - - sF2 = Tp Ia $\phi 0 03 + - -$$$ The counter remains in phase $\emptyset$ 6 for one pulse time (T24) and is reset to phase $\emptyset$ 4 where the input is executed. $$rF2 = 06 \overline{01} 02 03 T24 + - - -$$ At the completion of phase Q4 the counter is set to phase Q7. $$sF2 = Tp \overline{Ts} \phi 4 + - - - sF3 = Tp \overline{Ts} \phi 4 + - - -$$ At the completion of phase Q7 the counter is reset to phase Q0 and Rf is reset. $$rRf = Tp End \overline{Sk}$$ #### THREE-CYCLE STORE INSTRUCTIONS Instructions 35, 36 and 37 advance to phase $\emptyset$ 6 at the completion of phase $\emptyset$ 0. After one pulse time in phase $\emptyset$ 6 the counter is reset to phase $\emptyset$ 4 where the information is shifted to the C register for storage. At the completion of phase $\emptyset$ 4 the counter advances to phase $\emptyset$ 7. $$sF2 = Tp \overline{Ts} \emptyset 4 + - - -$$ $sF3 = Tp \overline{Ts} \emptyset 4 + - - -$ During phase $\emptyset$ 7 the data is stored in memory and the next command is accessed. At the completion of phase $\emptyset$ 7 the counter is reset to phase $\emptyset$ 0. $$rF1 = Tp End \overline{Sk}$$ $$rF2 = Tp End \overline{Sk} + - - -$$ $$rF3 = Tp End \overline{Sk}$$ ## ONE-CYCLE UNCONDITIONAL BRANCH INSTRUCTIONS The 01 (Unconditional Branch) and 23 (Execute) instructions occur within phase $\emptyset$ 0, and there is no change in the phase counter. A similar operation occurs when there is an indirect address bit in the instruction and phase $\emptyset$ 0 is extended as a new address is read from memory. ## PROGRAM OPERATOR INSTRUCTIONS All instructions affected by the program operator bit act as follows: The program operator bit acts as the instruction code and the counter $\phi$ is advanced to phase $\phi$ 7. During phase $\emptyset$ 7 the program operator bit and the instruction code are combined as an entry address to a subroutine and are transferred to the P register, which contains the address of the next instruction to be accessed. At the completion of phase $\emptyset$ 7 the phase counter is reset to phase $\emptyset$ 0. rF1 = Tp End $$\overline{Sk}$$ rF2 = Tp End $\overline{Sk}$ + - - - rF3 = Tp End $\overline{Sk}$ #### REGISTERS There are nine registers in the SDS 920 Computer. These registers are implemented in three different methods. The S, M and O registers use the usual RS-type flip-flops. The P and C registers use flip-flops designated as "repeaters." These flip-flops will automatically reset, if there is no set input. However, these flip-flops will not set or reset unless they receive an "enable" signal. The A, B, X and Word Assembly registers are one-word recirculating registers using dynamic, serial, shift circuits with repeater flip-flops at the "read and write" ends. To hold information, these registers must constantly circulate in a fashion similar to delay lines. The first or "write" flip-flop (repeater) of the register is designated "w", i.e., Aw, and the last flip-flop, which may or may not be driven by an intermediate "read" flip-flop, is designated by an "n", i.e., An, which means "now". The "read" flip-flop is designated by "r", i.e., Ar. During normal recirculation the output of the "n" (now) flip-flop is fed to the "w" (write) flip-flop which, in turn, feeds the dynamic register stages. The output of the last register stage either feeds the "n" (now) flip-flop directly or feeds an intermediate "r" (read) flip-flop which, in turn, feeds the "n" (now) flip-flop. In this case, the number of dynamic stages would be reduced by one to allow for the added delay of the "read" flip-flop. In the 920 a flip-flop Ae (early) is between Ar and An. When writing into these recirculating registers a "not recirculate" term is enabled for the register involved, i.e., Anr (A register not recirculated). ## P REGISTER #### Function: The P register is the program counter. It contains the location from which the instruction was taken. It is increased by one, just preceding the time when the memory must be addressed for the next instruction. Since it must transfer its contents to the S (address) register in parallel, in order to keep the memory going at full rate, it is composed of 14 repeater flip-flops. These flip-flops are the repeater type since P is basically a shifting register. It is incremented by ring-shifting right for one complete revolution using the Ia flip-flop as a carry in a half adder. 14 repeater flip-flops ## Control Terms: The P register is enabled by Pg. The P register recirculates during pulse times T23 through T10 and for phases $\emptyset$ 4, $\emptyset$ 5, $\emptyset$ 6 and $\emptyset$ 7, and increments by one during phases $\emptyset$ 4, $\emptyset$ 5 and $\emptyset$ 6, and sometimes during phase $\emptyset$ 7. For certain instruction codes incrementing will occur during phase $\emptyset$ 7. Incrementing is performed using the Ia (Indirect Address) flip-flop as a carry in a half adder. $$sia = T24 F1 \overline{F3} (\overline{1}) + \overline{C2} \overline{C5} \overline{C8} (\overline{C3} + \overline{C4}) \not Ø0 \overline{1}a T24 Go + T24 \not Ø7 Sk +--- ria = \overline{P14} F1 \overline{T24} --- + T0 F1 +---$$ The sum is implemented on setting P1. The P register is always loaded serially. The new instruction address is transferred to the S (Address) register at pulse time T9 of each End cycle. ## S REGISTER ## Function: The S register holds the address of the memory location to be accessed. It must remain in a static state when memory is actively reading or writing. The S register receives its address information in parallel from the P register, the C register (the address field of the instruction is in the C register), or from the interrupt address lines. The S register does not shift and only receives information. 14 RS flip-flops ## Control Terms: The S register is reset or cleared by Sc just prior to receiving the address of the next instruction (T10 End), or the address of the operand (T10 Q0). $$Sc = T10 \left( End + \overline{Ts} \overline{F1} \overline{F2} \right) + - -$$ At T9 the S register receives the address of the next instruction from the P register. $$Sxp = T9 \text{ Int } End + \emptyset 0 \text{ (Branch Commands)}$$ During phase Q0 the S register receives the address of the operand from the C register which now contains the instruction. $$Sxc = T9 \ 00 \ \overline{P0} \ (Ia + 03 + 02)$$ During the "interrupt" operation the S register receives its address from external address lines designated "N", where "Int" is the Interrupt signal. $$Sxn = T9 Int \overline{Ts}$$ The S register does not control the memory during shift instructions, multiplication and division. Instead, the individual S register flip-flops aid in the execution of those instructions. The basic equations for the S flip-flops are: ``` sS1 = C0 Sxc + P1 Sxp + - - - rS1 = Sc + - - - | | | sS5 = C4 Sxc + P5 Sxp + N5 Sxn + - - - rS5 = Sc + - - - | | | sS14 = C13 Sxc + P14 Sxp + N14 Sxn + - - - rS14 = Sc + - - - ``` #### M REGISTER #### Function: The M register is the Read-Write register for the core memory. It receives the information from memory during a read process and holds the information for storing in memory during a write process. 25 RS flip-flops ### Control Terms: The M register is cleared or reset by Mc just prior to receiving information to be stored or just prior to receiving information from memory. Mc also acts as the pulse which signals memory to start a read-write cycle. Prior to writing new data: Mc = Tp P0 + Tp $$\emptyset$$ 4 + Tp $\overline{02}$ $\overline{03}$ 05 $\emptyset$ 0 $\overline{1a}$ Prior to reading: $$Mc = Q1 \overline{Q2} Q3 \overline{Q4} Q5 (F1 + \overline{F3} + Ts) (Tsm + \overline{Ts}) + - - -$$ Note that the above pulse time is T8 and phases are $\emptyset$ 0, $\emptyset$ 2, $\emptyset$ 4, $\emptyset$ 5, $\emptyset$ 6, $\emptyset$ 7, excluding phases $\emptyset$ 1 and $\emptyset$ 3. The contents of the C register are transferred to M for storage at T24, when writing new data into memory. $$Mxc = T24 P0$$ In this case, P0 is time-shared and remembers that the data in C is to be stored. The equations for the M flip-flops are: Ms is the strobe pulse which loads the M register from memory, and Md0 - Md24 represent the data signals from memory. FIGURE 6 ACCESSING AN INSTRUCTION TIME ## C REGISTER ## Function: The C register acts as a central transfer station for all information going to and from memory. During certain arithmetic operations C acts as an arithmetic ## Implementation: 24 repeater and 2 RS flip-flops. ## Control Terms: The C register receives information in parallel from the M register. Instructions are transferred to the C register at Tp time of an End cycle. $$Cxm = Tp End Go + - - -$$ Operands are transferred to C from M during phase $\phi 0$ with the exception of instructions 40, 41, 43, 46, which are branch, skip, or register change instructions. $$Cxm = Tp \overline{P0} \phi 0 \left[ \overline{\phi 0} \overline{1a} \overline{02} \overline{03} 0 \overline{1} \right] + - - -$$ For instruction 33 the C register receives its information in parallel from external signals. $$Cxi = \emptyset 2 \ 02 \ 06$$ The C register is shifted to the right by a term designated Cs. Cs shifts to the right during phases $\emptyset$ 0, $\emptyset$ 1, $\emptyset$ 4 and $\emptyset$ 6; it also shifts to the right during exchange of registers and time-share, which are discussed in their respective sections. $$Cs = \overline{Tp} \overline{T24} F1 \overline{F3} + \overline{Tp} \overline{T24} \overline{F1} \overline{F2} + - - -$$ Since repeater flip-flops are used in the C register, it is "enabled" to receive information by a term designated Cg. $$Cg = Cs' \overline{Tp} \overline{T24} + Cxm' Tp + Cxi Ql + - - -$$ Some of the basic equations for the C register flip-flops are: $$sC0 = Cxm M0 + Cxi Cd0 + (Kc0)$$ +----- (NOTE: Other C0 inputs are described in Instruction explanations.) (Kci) is the Ci manual set button on the control panel. ## O REGISTER ## Function: The O register usually contains the 6-bit instruction code during the execution of the instruction. This register does not shift and only receives information. ## Implementation: 6 RS flip-flops. ## Control Terms: The O register is cleared or reset by a term designated Oc at the end of each End cycle and at the end of phase Q0 for Instruction 23. Oc = Tp End $$\overline{Sk}$$ + $\overline{01}$ $\overline{03}$ 05 Tp $\overline{Ia}$ + - - - The O register is always reset to a (20) by setting 02 and resetting 01,03,04,05 and 06, The O register receives the instruction code from the C register at T24 of $\emptyset$ 0. Oxc = $$T24 \ \emptyset 0 \ Go \ \overline{Ia} \ \overline{C2}$$ In this equation C2 represents the P0. (program operator) bit, in which case the instruction code would remain a (20). The basic equations for the O register flip-flops are: #### A REGISTER ## Function: The A register is the accumulator for the computer and is employed in all arithmetic, logical and shifting operations. ## Implementation: The write flip-flop (repeater) is followed by 22 stages of dynamic relay. The "early" flip-flop (Ae) and the "now" flip-flop (An) are both RS flip-flops. The "read" circulation in the Aw and Ar flip-flops are always enabled. The A register is exactly 26 bits in length and must recirculate to maintain internally stored information as in a delay line. ## Control Terms: The Ae flip-flop always reads Ar except when S8 is reset during right shift instructions. $$\mathbf{sAe} = \mathbf{Ar} \quad \boxed{(\phi 3\ 05\ \overline{06})\ (Q1 + Q2 + S8\ \overline{Q3})} \quad + \mathbf{Ar}\ S8$$ $$\mathbf{rAe} = \overline{\mathbf{Ar}} \quad \boxed{(\phi 3\ 05\ \overline{06})\ (Q1 + Q2 + S8\ \overline{Q3})} \quad + \overline{\mathbf{Ar}}\ S8$$ The An flip-flop reads Ae except during right shift. sAn = Ae $$( \overline{\phi}3 \ 05 \ \overline{06}) \ (Q1 + Q2 + S8 \ \overline{Q3})$$ rAn = Ae $( \overline{\phi}3 \ 05 \ \overline{06}) \ (Q1 + Q2 + S8 \ \overline{Q3})$ The recirculation of the A register is inhibited by Anr (A not recirculate). The recirculation of the A register is blocked during the execution ( $\phi$ 6) of logical instructions and Add and Subtract instructions. Anr = $$\overline{02}$$ 03 04 $\emptyset$ 6 + - - - It is inhibited during the loading of A from memory (76). Anr = 01 02 03 04 05 $$\overline{06}$$ $\phi$ 6 + - - - It is inhibited during the register change (46) when applicable. Anr = $$\overline{02} \ \overline{03} \ 04 \ \overline{Ts} \ (C23 + C20 + C16) + - -$$ It is also inhibited during Multiply (64), Divide (65), Right Shift (66) and Left Shift (67). $$Anr = Ø3 + - - -$$ The basic recirculation equation is: $$Aw = \overline{Anr} An \overline{Tp} + - - -$$ Ar is fed from the last dynamic stage of the A register. ## B REGISTER ## Function: The B register acts as an extension of the least significant end of the A register for double precision operations and for shift operations. The B register holds operands for the multiply (64) and divide instructions (65). ## Implementation: The B register is implemented in the same manner as the A register. ## Control Terms: The recirculation of the B register is inhibited by Bnr (B not recirculate). The contents of the B register are inhibited during the loading of B from memory (75). Bnr = 01 02 03 04 $$\overline{05}$$ 06 $\phi$ 6 + - - - It is inhibited during the register change instruction (46) when applicable. $$Bnr = \overline{02} \ \overline{03} \ 04 \ \overline{Ts} \ (C22 + C21 + C18) + - - -$$ It is also inhibited during shift (66, 67) and Multiply, Divide (64, 65) instructions. $$Bnr=03 + - - -$$ The basic recirculation equation for the B register is shown below. Additional input terms are described under instructions. $$sBw = \overline{Bnr} Bn + - - -$$ #### X REGISTER #### Function: The X register is the Index register. The least significant 14 bits will be added to the address of the instruction before execution if there is an index tag in position T1 of the instruction. Indexing takes place during phase $\phi$ 0 and is discussed in detail under Indexing. The Xw flip-flop (repeater) is followed by 24 stages of dynamic delay and the last dynamic stage feeds the Xn (now) repeater: ## Control Signals: The Xw and Xn repeaters are always enabled to maintain recirculation. Recirculation of the X register is inhibited by Xnr (X not recirculate) during certain instructions. Recirculation is inhibited during the loading of X from memory (71), $$Xnr = 01 02 03 \overline{04} \overline{05} 06 \emptyset 6 + - - -$$ Increment X and branch (41), $$Xnr = \emptyset 0 \ 01 \ \overline{02} \ \overline{03} \ \overline{05} \ Ia + - - -$$ and during normalize (67) and copy effective address to X (77), $$Xnr = \emptyset 3 06 S2 + 01 02 03 04 05 06 \overline{Ia} \emptyset 0 Q2$$ S2 is time-shared during normalize. The basic recirculation term for the X register is: $$sXw = \overline{Xnr} Xn + - - -$$ ## WORD ASSEMBLY REGISTER (WAR) #### Function: The WAR is part of the Buffer System and is described in detail in the W Buffer section. Its basic function is to hold information on input and output. The WAR is implemented in the same manner as the X register. # Control Terms: Refer to the W Buffer Section. #### MEMORY CONTROL The computer generates the basic timing signals used by the core memory. The M (memory) register receives the information in parallel from the sense amplifiers during reading and controls the Z inhibit lines to the core memory during writing. The memory cycle is out of phase with the computer cycle. Reading is started at T7 and the word read is strobed into the M register at T2, so that the word is ready for the computer to use before Tp. The memory write cycle is performed during the first part of the computer cycle, from T21 through T11. The address that controls the memory is usually set up in the computer S register. This register is cleared at T10 time and loaded in parallel at T9 time from the C or P registers. At T8 the Mc signal clears the M register and starts the memory cycle. The memory is cycled every computer cycle, except when the computer is in phase $\emptyset$ 1 or $\emptyset$ 3 for shift, multiplication and division instructions, and except during the second cycle of a time-share interlace operation. $$Mc = Q1 \overline{Q2} Q3 \overline{Q4} Q5 (F1 + \overline{F3} + Ts) (Tsm + \overline{Ts})$$ where: $$Q1 \overline{Q2} Q3 \overline{Q4} Q5 = T8$$ This signal (Mc) clears the M register. It also sets Mg, the flip-flop that gates all timing signals to the memory. $$sMg = Mc Q1$$ Me $\overline{St}$ $rMg = Q1 Q2 Q3 \overline{Q4} Mg = T11$ The Me signal is a signal from the automatic "start-up, shut-down" relays and it is normally true. The read timing signal is true from T7 through T0. $$Mrt = Mg \overline{Q2} (\overline{Q3} + Q4)$$ The contents of the addressed memory cell are strobed into the M register at T2 by Ms. COMPUTER MEMORY CYCLE FIGURE 7 If the M (memory) register is to be copied in parallel to the C register, it is done at Tp by Cxm. The contents of the M register are then regenerated (written back) into memory. If new information is to be stored in memory, then the M register is cleared at Tp by Mc. This sets the P0 flip-flop, if it was not already set. P0 then remembers to transfer the contents of C to M at the following T24 time for storage. The write timing signal to the memory is true from T18 through T12. $$Mwt = Mg Q2 (Q1 Mdt + \overline{Q3} Q5)$$ The two terms in the OR gate overlap in time so that there is no cross-over voltage spike. The digit timing pulse supplied to the memory is true from T21 through T12. $$Mdt = Mg Q2 (\overline{Q3} + Q4)$$ Two signals control the direction of the current through the cores, as the current must be reversed between the "Read" and "Write" periods. $$Rw = \overline{Q2} Mg$$ $$Wr = (Q2 Mg) (Mdt + Q1)$$ ## **ADDER** The adder is a full adder composed of the Xz (augend) input, the Yz (addend) input and the Cz carry flip-flop. It is completely serial and there is no "logical" delay through the adder. The Yz input always delivers the word from memory. The adder is used in many instructions and during indexing. The basic equations are shown below. The adder is discussed in additional detail under Instructions and Indexing. $$Add = Xz Yz Cz + Xz \overline{Yz} \overline{Cz}$$ $$+ \overline{Xz} Yx \overline{Cz} + \overline{Xz} \overline{Yz} Cz$$ $$\overline{Add} = \overline{Xz} \overline{Yz} \overline{Cz} + \overline{Xz} Yz Cz$$ $$+ Xz \overline{Yz} Cz + Xz Yz \overline{Cz}$$ #### INSTRUCTION OPERATORS ## INDEX OPERATION All instructions begin at $\phi_0$ T24 with the instruction in the C register. During phase $\phi_0$ the C register is shifted right, through the adder, and back to itself. ## Shift C register: $$Cs = \overline{Tp} \overline{T24} \overline{F1} \overline{F2} + - - -$$ As it is shifted right, through the adder, it enters through Yz. $$Yz = C23 \overline{F1} \overline{F3} + - - -$$ The carry flip-flop Cz starts in a reset condition. $$\mathbf{rCz} = \mathbf{Q}0 \ \overline{\mathbf{Ix}} \ \overline{\mathbf{Tp}} + - - -$$ If there is an index bit in C1 at $\emptyset$ 0 T24, the Index flip-flop will be set. $$sIx = T24 Ø0 C1 + - - -$$ It is reset at the end of phase $\emptyset 0$ . rIx = Tp Mh + - - - (Mh is true except during the execution of the multiply instruction) During the addition the Index register (X) is selected by Xz (augend input), if Ix is set. $$Xz = Xn \overline{F1} \overline{F3} Ix \overline{Ts} + - - -$$ If the Index flip-flop Ix is not set, then zero will be added to the C register and the address will remain the same. $$sC0 = 00 \text{ Add } Q2 \overline{P0} (00 \overline{1a} 02 \overline{03} 01) + - - -$$ Note that the addition only takes place from T23 through T10. The last term is to inhibit indexing in this manner during branch instructions 41 and 43. Branch instructions (01, 41, and 43) are indexed by running the adder directly into P1. $$sP1 = (00 \overline{1a} \overline{02} \overline{03}) Add$$ $$Pg = (Kr) Q2 \overline{Ts} Go \emptyset 0 \overline{Ia} \overline{02} \overline{03}$$ At T9 the address has shifted completely around so that it is in the upper half of the C register and, at this time, it is transferred in parallel to the S register in order to access the operand. $$Sxc = T9 \ \emptyset 0 \ \overline{P0} \ (---+03+02) + ---$$ ### INDIRECT ADDRESS OPERATION All instructions begin at $\phi$ 0 T24 with the complete instruction in the C register. At the end of pulse time T24 the 6-bit instruction code is transferred to the instruction register. Oxc = $$T24$$ Ø0 Go $\overline{Ia}$ $\overline{C2}$ If the instruction contains an indirect address bit in C9 during T24 $\phi$ 0, the indirect address flip-flop, Ia, is set. $$sIa = T24 \overline{Ia} Go \emptyset 0 \overline{C2} C9 + - - -$$ C2 is the program operator bit which inhibits indirect addressing. An indirect address bit programmed with a single-cycle instruction (except BRU and EXU) has no effect, since the Ia flip-flop is set in any event to increment the P register (Program Counter). The indirect addressing in this case is ignored.) For any other instruction the Ia flip-flop inhibits the phase count and allows an additional cycle of phase $\emptyset 0$ . Indexing may occur on the first address during phase $\emptyset$ 0 and at T9 the address (of the "indirect instruction") is transferred to the S register for accessing. At pulse time Tp the indirect instruction is transferred from M to the C register. At T24 of this second cycle of phase $\phi_0$ the transfer of the instruction code to the O register is inhibited by Ia. Oxc = $$00 \text{ T24} \overline{\text{Ia}} \overline{\text{C2}} \text{ Go}$$ Ia is reset at this second T24 unless another indirect address bit is present. In this case it is not reset and another cycle of indirect address takes place. rIa = T24 Ø0 $$\overline{C9}$$ Ia Go + - - - C9 represents the new indirect address bit. When Ia is finally reset at some T24, the real operand (effective address) is obtained from memory and the instruction is executed. Indexing will take place on any indirect address cycle where an index bit is present. #### PROGRAM OPERATOR When an instruction is executed that has a "program operator" bit, the computer stores the contents of the P register in memory word zero and transfers control to the address specified by the seven-bit instruction code, including the program operator bit itself. For example, an instruction, will cause a transfer to word 134 after storing the contents of the P register (location of above instruction) in word zero. The contents of the overflow flip-flop are stored in the sign position of word zero and the overflow flip-flop is reset. An indirect address bit is also stored in word zero. The addressed subroutine can then indirect address word zero, which, in turn, can indirect address the location of the above instruction, which, in turn, will address the operand in 03571. At time Q0 T24 (start of the instruction) the P0 (program operator) flip-flop is set, if C2 in the C register contains a "program operator" bit. $$sP0 = C2 (Ø0 \overline{Ia} T24 Go) + - - -$$ It is reset at the start of the next cycle. $$rP0 = T24 P0 + - - -$$ The operation takes two cycle times. The phasing is shown below with one cycle time in each phase. During Q0 Q2 the P register is shifted into C for eventual storage in word zero. $$sC0 = (P0 \ Q0) \ Q2 \ P14 + (P0 \ Q0) \ T9 + (P0 \ Q0) \ Of \ T0 + - - -$$ The second term above inserts an indirect address bit in word zero so that the true operand of the original instruction can be easily accessed indirectly. The third term inserts the contents of the Of (overflow) flip-flop in the sign position, $$rOf = \emptyset 0 P0 T0 + - - -$$ and the overflow flip-flop is reset. The O register is <u>not</u> set at Q0 T24 as usual, because the transfer is inhibited. Oxc = $$\emptyset$$ 0 T24 $\overline{\text{Ia}}$ $\overline{\text{C2}}$ Go The O register remains reset in the 20 (NOP) configuration. As P is shifting into C, the 7-bit instruction code, which is now the transfer address in C, is shifted into the P register. $$sP1 = C8 \ P0 \ 000 \ \overline{Q1} \ Q2 + - - -$$ This is followed by 7 zeros into the P register. $$Pg = Kr Q2 Ts Go P0 Q0 + - - -$$ At Q0 Tp the memory register is cleared and memory is pulsed for storage, $$Mc = Tp P0 + - - -$$ and at T24 $\phi$ 7 the word constructed in C is transferred to the M register for storage and P0 is reset. $$Mxc = T24 P0$$ $$rP0 = T24 P0 + - - -$$ The S register is cleared at Tl0 $\phi$ 0, as usual, for receiving the address of the operand, Sc = T10 $$\overline{\text{Ts}}$$ $\overline{\text{F1}}$ $\overline{\text{F2}}$ + - - - But P0 inhibits the usual C to S transfer. $$Sxc = T9 \ \phi 0 \ \overline{P0} \ (Ia + 03 + 02)$$ Therefore, the address remains zero. At Tp $\phi$ 0 the phase changes to phase $\phi$ 7. $$sF1 = sF2 = sF3 = Tp Ts P0 + - - -$$ During phase $\emptyset$ 7 word zero is stored, P is transferred to S at T9 and the instruction from this new address is accessed. Note that address positions 100 through 177 must always be reserved for program operator instructions and that these instructions, in turn, must be BRU instructions to transfer to other starting locations outside the reserved field. FIGURE 8 PROGRAM OPERATOR TIME ### MANUAL AND TIMING CONTROL ### INTERRUPT The computer can be interrupted by an external signal through the priority interrupt logic which causes the computer to access an address assigned to the interrupting channel. The location addressed usually contains a 43 (BRM) instruction, which stores the location of the present instruction and branches to the interrupt subroutine. Interrupt channels 3 and 4 are designated I3 and I4, with I3 being of higher priority. Interrupt channels can be used in additional groups of 16. When interrupt line I4 requests an interrupt, a flip-flop designated Is 4 is set to establish the request. $$sIs4 = (T22 - T17)$$ [14] The underlined term is used as a clocking term. If there are no higher priority requests present, then an "interrupt request" is sent to the computer, $$Ir = - - + Is4 \overline{Is3} \overline{Ip4} \overline{Is1} \overline{Is2} + - - -$$ Note that a request will not be sent, if Is3 (a higher priority) is true, or priorities higher than Is3 are true. The computer will set the interrupt flip-flop (Int) at T10 of the first end cycle, if a request is present. The time elapsed between the request signal Ir and the actual interrupt Int varies according to the length of time necessary to complete the instruction that the computer is performing when the request is made. If the computer was halted from a Halt instruction (not a parity error), and the Control switch is in the "Run" position, an interrupt request will allow the computer to run. rHt = $$\overline{Kg}$$ Int $\overline{Cp}$ + - - - Ht is a Halt control flip-flop and Cp is the parity flip-flop. When the Int (Interrupt) flip-flop is on, the transfer from P to S which usually takes place is inhibited. $$Sxp = T9 End \overline{Int} + - - -$$ 1.52 Instead, ten address lines labeled N5 through N14, controlled by the priority interrupt system, are transferred to the least significant bits of S to address a pre-assigned subroutine. $$Sxn = T9 Int \overline{Ts}$$ During the first cycle after the last "End" an interrupt "acknowledgment" signal (Int $\overline{F1}$ ) is sent back to the priority logic and the Int flip-flop is reset. $$rInt = T10 (Int \overline{F1})$$ FI signifies that the computer is not in an End cycle. The interrupt acknowledgment signal sets a flip-flop labeled Ip4 (Ip3 for the higher channel) which, in turn, cancels the request and signifies that the computer is now in interrupt subroutine "4". $$sIp4 = Is4 \overline{Is3} \underline{Ie} \overline{Is1} \overline{Is2}$$ $$Ir = - - + \overline{Is3} \overline{Is4} \overline{Ip4} \overline{\overline{Is1}} \overline{\overline{Is2}}$$ If a higher priority interrupt (13) occurs during the execution of interrupt subroutine "4", it will interrupt accordingly. Or if 13 requests an Interrupt before interrupt 14 is acknowledged, then interrupt 13 will be acknowledged instead and interrupt subroutine "4" will not begin until interrupt subroutine "3" is completed. $$Ir = Is 3 \overline{Ip3} (\overline{Is1} \overline{Is2}) + - - -$$ The end of an interrupt subroutine is signaled by a term labeled Ib, which is enabled by an 01 (BRU) instruction with indirect addressing. Ib = $$(00 \text{ Ia } 01 \ 02 \ 03 \ 06) \ (T22 - T17)$$ This term will reset only the highest priority interrupt channel as the others are either in a request state or were interrupted in the execution of their routine. $$rIs 3 = Ip 3 \quad \underline{Ib} \quad \overline{Ip 1} \quad \overline{Ip 2} \quad + \overline{St} \quad \underline{dc}$$ $$rIp 3 = Ip 3 \quad \underline{Ib} \quad \overline{Ip 1} \quad \overline{Ip 2} \quad + \overline{St} \quad \underline{dc}$$ $$rIs 4 = \overline{Ip 3} \quad Ip 4 \quad \underline{Ib} \quad \overline{Ip 1} \quad \overline{Ip 2} \quad + \overline{St} \quad \underline{dc}$$ $$rIp 4 = \overline{Ip 3} \quad Ip 4 \quad \underline{Ib} \quad \overline{Ip 1} \quad \overline{Ip 2} \quad + \overline{St} \quad \underline{dc}$$ If the end cycle that causes Int to be set is terminating a skip instruction and a skip occurs, the phase is changed to phase $\emptyset$ 7 to increment P before the interrupt instruction is performed. In this case a higher priority interrupt request could occur during phase $\emptyset$ 7, but the N lines are transferred again during phase $\emptyset$ 7 so that the higher priority subroutine would be entered. This is the reason for $\overline{F1}$ . The computer cannot acknowledge the lower priority program because it will be entering a higher priority program instead. Study the interrupt timing diagrams for these relationships. If Ts is set after Int is set and if a higher priority is set during the Ts time, the 43 instruction from the first interrupt will be executed before the higher priority interrupt begins because the acknowledgment of the interrupt is not qualified by $\overline{Ts}$ , FIGURE 13 TIME be executed before the higher priority address ((13)). INTERRUPT TIMING D Channels (14) and (13) in combination with (Ts) Time-Share. 1.57 Ie = Int $$\overline{F1}$$ (T22 - T17) and the higher priority interrupt will require an end cycle to interrupt and the first end cycle will be the end cycle of the 43 instruction in the lower priority program. Refer to the interrupt Himing diagram showing Ts. When any interrupt subroutine is completed, Ib, which is caused by an indirect branch, resets the interrupt channel flip-flops, and the P register is then set to the value it had when the interrupt occurred. If an intervening priority channel is waiting, it will not be recognized until the end cycle of the indirect transfer instruction, by which time P has the proper contents to be stored by the intervening priority channel. Any of the external interrupt channels can be modified for execution of a single instruction (the P count is maintained). This is accomplished by generating an external term Ij, which represents any external signal designated as a single-instruction interrupt, $$Ij = Ipa + Ipb + Ipc + - - -$$ where a, b, c, represent the numbers of the desired single-instruction, interrupt channels. Ij is used to block the incrementing of the P register by disabling the setting of Ia during phases Q4 or Q6. $$sIa = T24 F1 \overline{F3} \overline{Ij} + - - -$$ Ij is also used to immediately reset the interrupt system. Ib = Ij $$\overline{\text{Ts}}$$ F1 (T22 - T17) + - - - Ij is implemented as follows: ## TIME-SHARE (MEMORY INTERLACE) With the optional W or Y Buffer time-share interlace equipment the memory can be automatically shared between the W and/or Y Buffer and the computer. Whenever the buffer has received a full word from a peripheral unit, it can momentarily stop the computer and insert the word into the memory without disrupting the program, and without any program control. Similarly, if either W or Y is being used for output, two memory cycles are taken from the computer to reload the buffer whenever the buffer is empty. The W or Y buffer logic issues a Tsw or a Tsy (time-share request), respectively, to request use of the memory. At the next Tp time the Ts (time-share) flip-flop is set and the computer idles regardless of what it was doing. $$Tsw = \overline{Wf} \ W0 \ \overline{Wh} \ \overline{Iw}$$ $$Tsy = \overline{Yf} \ Y0 \ \overline{Yh} (\overline{Iy})$$ $$sTs = (Tsw + Tsy) Tp$$ Almost all control gates in the computer are disabled when Ts is set. The computer idles wherever it is for the two cycle times that Ts is on, and it resumes operation from that state when Ts is reset. A, B and X registers (dynamic) must recirculate. Tsw, if true, does not go false until Ts Tp; therefore, Ts is always on for two cycles. $$rTs = \overline{Tsw} \overline{Tsy} Tp \overline{Tsm} (\overline{Kf})$$ Wp is set if the W Buffer is to use the memory; it is reset if the Y Buffer is to use the memory. $$sWp = (\overline{Go} + Tsw) \overline{Tsy} \overline{Tsm} Tp$$ $$rWp = (Go \overline{Tsw} + \overline{Tsy}) \overline{Tsm} Tp + - - -$$ If both Tsw and Tsy are true at Tp, then Wp will be reset at Tp and the Y Buffer will get the first two Ts cycles. In this case Ts stays set for four cycles, two cycles for each of the two buffers. Wp will be complemented at the end of the second cycle. When Ts is set, almost all terms in the computer are disabled. Most of them are disabled since $\overline{Ts}$ is ANDed into the expressions for the phases. For example, phase $\emptyset 3 = \overline{F1}$ F2 F3 $\overline{Ts}$ . There are exceptions. If P0 is on at Tp when Ts is being set, it causes the Mxc to write in memory at the next T24 regardless of Ts. But except for recirculating the shift registers, A, B and X, the computer basically does not change state while Ts is set. The phase counter is set in the phase that will be executed when Ts is reset. During Ts, the C register and the W register exchange serially (if $\overline{Wp}$ , C and Y exchange). $$Cs = Ts (\overline{T24} \overline{Tp})$$ $sC0 = Ts Wn Wp \overline{Tp}$ $+ Ts (Yn) \overline{Wp} \overline{Tp} + - - -$ At Ts T10 the Tsm flip-flop is set for one cycle only. $$sTsm = Ts T10 \overline{Tsm}$$ $rTsm = T10 Tsm + \overline{Ts}$ Tsm is used to modify the memory control. The memory is pulsed at the first Ts T8, but not at the second Ts T8. Tsm controls this, $$Mc = Q1 \overline{Q2} Q3 \overline{Q4} Q5 (F1 + \overline{F3} + Ts) (Tsm + \overline{Ts}) + - - -$$ and the lines which control the addressing of the memory are not gated from the S register but instead are gated from address lines Iw10 through Iw23 (or Iy10 through Iy23), which are generated in the interlace units, $$\overline{L1} = \overline{S1 \ \overline{Tsm} + (\overline{Iw10}) \ (Tsm \ \overline{Wp})} + \overline{(Jy10) \ (Tsm \ \overline{Wp})}$$ etc. This ensures that the previous word being regenerated during the first part FIGURE 14 TIME INTERLACE TIMING (TIME-SHARE) of Ts is controlled by the S register. At the first Tp Ts the word addressed by the buffer has been read from memory. If the buffer is being used for output, W9, then M is transferred to C. $$Cxm = Tp Tsm Wp W9 Ts$$ + $Tp Tsm \overline{Wp} (Y9) Ts$ Here Tsm is used to specify the first Tp Ts and not the second. If the buffer using the interlace is being used for input, $\overline{W9}$ , the memory register is cleared at this Tp and P0 is set to remember to load M from C at T24. During the second cycle of Ts the buffer register and the C register again exchange serially. At the second Tp Ts the C register again contains the number it originally contained when Ts was just set and the buffer register, if used for output, contains the requested word from memory. Ts is reset at this second Ts Tp and the computer continues. Refer to the "Time-Share" timing diagram. The buffer waits two cycle times after the Tsw signal is given before it precesses the next character in or out, unless both buffers are interlacing. In this case, the waiting time is four cycles. Interlacing can take place regardless of the state of the Go and Ht (control) flip-flops, regardless of the position of the Control switch, and regardless of the position of the Register Display switch. ### CONTROL SWITCH The Control switch is a three-position switch on the control panel of the computer labeled "Run-Idle-Step." In the "Idle" position, the computer idles by inhibiting the advance of the P register, and by repetitively executing a "NOP" instruction. In the "Run" position, the computer executes instructions as required until: a Halt instruction is executed, the switch is placed in the Idle position, or a parity error occurs with the Parity Override switch in the Halt position. In the "Step" position, the computer executes the instruction in the C register, reads the next instruction and halts. The switch locks in the Run or Idle positions, but must be held in the Step position. The Control switch controls two flip-flops designated Go and Ht, which, in turn, control the state of the computer. Go Ht = Halt, Ready to run Go $\overline{Ht} = Run$ Go Ht = Run, but the computer will halt at completion of the Instruction Go Ht = Halt, the computer will not run until the switch is returned to Idle and back to Step or Run Refer to the control switch diagram for the following discussion. The two signals supplied by the Control switch are (Ks), which is true when the switch is in the Step position, and (Kg), which is true when the switch is in the Run position. Both of these signals are false when the switch is in the Idle position. If the switch is put in Run, the Go flip-flop is set at the next Tp. $$sGo = Tp (Kg)\overline{Ht} - - - + - - -$$ The Ht flip-flop is not set to stop the computer unless: a Halt instruction is executed, the switch is placed in Idle, or a parity error occurs with the Parity Override switch in the Halt position or while the Control switch is in the Step position. sHt = $$\overline{\text{Kg}}$$ Go T0 End + T0 $\emptyset$ 5 $\overline{01}$ $\overline{02}$ $\overline{05}$ $\overline{\text{Int}}$ + Cp Tp $\overline{\text{Kp}}$ $\overline{\text{Ts}}$ + - - - During a Halt instruction Ht is set at TO and Go is then reset at Tp. $$rGo = Tp End \overline{Sk} Ht + - - -$$ The Ht flip-flop remains set until the switch is returned to Idle. If the switch is set to Idle when the computer is running, Ht is set at T0 just before the end of the instruction is being performed, $$sHt = (\overline{Kg}) Go T0 End + - - -$$ and Go is reset at the next clock time, Tp, stopping the computer. $$rGo = Tp End Ht \overline{Sk} + - - -$$ Then Ht is reset, since Go is in the reset state. rHt = $$\overline{(Ks)}$$ $\overline{(Kg)}$ $\overline{Go}$ $\overline{Cp}$ T24 + - - - If the switch is depressed to the Step position, Go is set at the next Tp time and the instruction set up in the C register is performed. $$sGo = Tp (Ks) \overline{Ht} - - - + - - -$$ At T0 of the last cycle of the instruction, Ht is set and at Tp, Go is reset, and the computer idles. As long as the switch is held in the Step position, Ht stays set preventing Go from being set again. When the switch is released, Ht is reset; FIGURE 15 CONTROL SWITCH The Go flip-flop controls whether the computer executes instructions or not. It does so by inhibiting Oxc, which sets up the new operation code. Therefore, a NOP (20) instruction is set up in the O register and is performed repetitively. Oxc = $$\emptyset$$ 0 Go T24 $\overline{\text{Ia}}$ $\overline{\text{C2}}$ + - - - Oc = Tp End $$\overline{Sk}$$ + - - - The P register does not shift while Go is reset so that it cannot be incremented and can be displayed on the control panel. $$Pg = - - Q2 \overline{Ts} Go + - - -$$ The transfer from the M register to the C register is inhibited so that the word set up in C is not destroyed. C does not shift in the execution of a NOP instruction regardless of Go because repetitive NOP executions hold the phase counter in phase $\phi$ 5 where C does not shift. ### REGISTER SWITCH When Go and Ht are both reset, it is possible to display the A, B or X registers in place of the C register. This is accomplished by interchanging the contents of the register to be displayed and the C register. The contents must, of course, be switched back before computation is resumed. Two flip-flops, D1 and D2, in the computer, "remember" which of these registers is being displayed in the C register. $$\overline{D1}$$ $\overline{D2}$ = C Register $$D1 \overline{D2} = A Register$$ When the computer first reaches the Go Ht configuration, D1 and D2 are both reset indicating that all registers are "home" (the contents are in their original registers). $$rD1 = \emptyset 0 \text{ Go} + - - -$$ $$rD2 = \emptyset 0 \text{ Go} + - - -$$ If the switch is turned to the "A" position, then at the next T24 time a flip-flop designated Ex (Exchange) is set. Ex controls the timing of the actual interchange and is set for one cycle time. $$rEx = T0 F1$$ While Ex is set and the switch is in the "A" position, the C and A registers exchange contents. The C register is enabled by Ex. $$Cs = Ex + - - -$$ $$sC0 = Ex (Ka) An + - - -$$ At pulse time T0 the flip-flops are set to D1 $\overline{D2}$ indicating that the contents of the A register are in the C register. $$sD1 = Ex T0 \overline{D1} (Ka) + - - -$$ Now if the switch is rotated, it must first pass through the Kc position. Ex is set the next T24 time after the switch reaches the C position, rEx = T0 F1 and again A and C exchange. $$sAw = Anr Ex C23 + - - -$$ $$Anr = Ex D1\overline{D2} + - - -$$ $$sC0 = Ex D1 \overline{D2} An$$ At Ex T0 the flip-flops change back to the D1 D2 configuration. $$rD1 = Ex T0 D1 + - - -$$ There are two sets of contacts on the Register switch. One set is "break before make" and the other set is "make before break." The "break before make" contacts are indicated by the '(prime) and are used to set Ex. The "make before break" contacts are used to control the exchanges. This ensures that the exchanges will not be interrupted by bouncing contacts, since the "exchange" contacts are well made before Ex is set. If the Register switch is turned to the Kb position, Ex is set at T24, the B and C registers interchange, $$sBw = Bnr Ex C23 + - - -$$ $$Bnr = Ex (Kb)$$ and at T0 the flip-flops are set in the D1 D2 configuration: $$\bullet D2 = Ex T0 \overline{D2} (Kb) + - - -$$ If the switch is advanced further to the Kx position, it first advances through another (Kc<sup>1</sup>) position, which causes the registers to first return home and the Dl and DZTlip-flops to be reset to the Dl DZ configuration. If the Register switch is not at the C position when the Control switch is placed into Step or Run, Ex comes on to send the registers home. $$sEx = T24 \overline{Ts} \overline{Go} \overline{Ht} (D1 + D2) \overline{Kf} (\overline{Ks} + \overline{Kg}) + ---$$ $$rEx = T0 F1$$ For example, if in the (Kx) position, the C and X registers interchange, $$sXw = Xnr Ex C23 + - - -$$ $$Xnr = Ex D1 D2 + - - -$$ $$sC0 = Ex D1 D2 Xn + - - -$$ and at T0 the flip-flops will be set in the DI D2 configuration, $$rD1 = Ex T0 D1 + - - -$$ $$rD2 = Ex T0 D2 + - - -$$ and the Go flip-flop is not set to start computation until the registers are home. $$\mathbf{sGo} = \overline{D1} \overline{D2} \operatorname{Tp} (\overline{Kg} \overline{Ht} + \overline{Ks} \overline{Ht})$$ The Register switch can, of course, be turned safely while the computer is running, since D1 and D2 are not concerned with the register position at this time and Ex will remain reset. During the Step operation the C register is displayed when the Control switch is held down because Ht remains set. When the control switch is released, Ht is reset and the Register switch may cause an exchange. If the computer halts due to a Halt instruction or a parity error, an exchange cannot occur until the Control switch is returned to Idle, or in the case of a parity error, until the Parity Override switch is put in the Continue position. #### MANUAL CONTROL SWITCHES There are several manual switches on the front panel for controlling the computer. The Control and Register switches have been discussed in the preceding pages, and the Fill and Start switches are discussed on the following pages. The others are described below. #### Hold: The Hold switch, Kr, inhibits the incrementing of the P register. It does so by disabling Pg which enables the P register. ## Parity Override: The Parity Override switch, Kp, when it is in the "Continue" position, disables the gate which causes the computer to halt if there is a memory parity error. If the switch is in the Halt position, it does not allow Cp to be reset after a parity error. ## Clear: The Clear switch, (Kcr), clears the C register by causing it to shift to the right; zeros are shifted in at the left. ### C Load Switches: The C register Load switches ( $(Kc0) \longrightarrow (Kc23)$ ) set the individual C register flip-flops. $$sC0 = (Kc0) + - - -$$ $sC23 = (Kc23) + - - -$ Due to the auxiliary DC inputs on the repeater flip-flops, the C register need not be enabled for this load operation. # Breakpoint Switches: The Breakpoint switches are four program switches on the control panel, whose state can be tested for by the computer with the SKS instruction. Sks = C10 $$\overline{\text{C11}}$$ C15 $\overline{\text{Kb1}}$ + C10 $\overline{\text{C11}}$ C16 $\overline{\text{Kb2}}$ + C10 $\overline{\text{C11}}$ C17 $\overline{\text{Kb3}}$ + C10 $\overline{\text{C11}}$ C18 $\overline{\text{Kb4}}$ #### Enable Switch: The Enable switch, En, forces the enabling of the interrupt system, regardless of the state of the Enable flip-flop, En. $$sInt = T10 Ir End (En + (En)) + ---$$ ### START AND FILL SWITCHES When the computer is first turned on, certain flip-flops must be cleared or set in specified configurations to enable the start of operation. The Start switch, St, on the front panel performs this function. This switch clears the Overflow, the Memory Parity, Skip and the Enable flip-flops. $$rOf = St + - - -$$ $$rCp = St + - - -$$ $$rSk = St + - - -$$ $$rEn = St + - - -$$ The C register is cleared making ready for a Halt instruction (00). $$Cs = St (\overline{Tp} \overline{T24}) + - - -$$ The Start switch also clears the W Buffer and the P register, and Go is reset and Ht is set. $$Wc = St (T5-T0) + -- Pg = St + -- rGo = St + -- sHt = St + ---$$ If there is a program still in the computer, then a BRU to the start of the program should be set up manually in the C register, and the Control switch placed in the Run position. Then the BRU in the C register is executed and the computer is in operation. If there is no program in memory, then the Control switch should be placed in the Run position and the Halt instruction in the C register will be executed. The computer halts in the Go Ht configuration. The Ex flip-flop does not cause the exchange of any registers regardless of the Register switch because Ht is on. Then the Fill switch, Kf, is operated to force the reading of a bootstrap program. The Fill switch, Kf, sets up the W Buffer to read at four characters per word from photo-reader No. 1. It also forces a WIM 00002 instruction into the C register, and it turns off the Ht flip-flop. 1.69 $$sC4 = (Kf) + - - sC5 = (Kf) + - - sC7 = (Kf) + - - sC22 = (Kf) + - - rHt = (Kf) + - - -$$ The Fill switch also forces a (-7) into the X register. $$sXw = Kf$$ $T21$ $T22$ + - - - $Xnr = Kf$ $(T21 + T22) + - - -$ This places zeros in positions T21 and T22 and ones in all other positions. When the Fill switch is released, the Go flip-flop usually turns on at the next Tp time. The computer executes the WIM instruction (input from the W Buffer) when the first word from the tape is ready in the buffer. This word is inserted in memory location 0002. The program counter was cleared with the Start button, it counted once in executing the Halt instruction, and the next instruction is picked up from address 0002. This word is the one just read in from the tape. The first eight words on the tape should be the following: | Location in Memory , | Instruction | |----------------------|--------------------------------| | 0002 | 2 WIM 00012 | | 0003 | BRX 00002 | | 0004 | LDX 0 <b>0</b> 011 | | 0005 | 2 WIM 00000 | | 0006 | SKS 21000 (Buffer Ready?) | | 0007 | BRX 00005 | | 0010 | (First Instruction) | | 0011 | (Starting Address with Ia Tag) | While the Fill switch is held down, Ht is turned off, but neither Go nor Ex will go until the Fill switch is released. $$sGo = \overline{D1} \ \overline{D2} \ \overline{Ts} \ Tp \ \overline{Ht} \ (Ks) + (Kg) \ Mg(Kf)$$ $$sEx = \overline{Ts} \ (\overline{Kf}) \ T24 \ \overline{Go} \ \overline{Ht} \ (---$$ If, when the switch is released, Go comes on at Tp time, then Ex will be inhibited by Go. If Ex is set first (at T24), then an exchange will occur if the Register switch is not at C. However, Go will not be set until a second exchange returns the register contents home, since the setting of Go requires $(\overline{D1} \ \overline{D2})$ , and Ex will be set the second time because the Control switch is in the Run position $(\overline{Kg})$ . #### INSTRUCTIONS A detailed description of each instruction is included in this material. An intimate knowledge of all preceding descriptions and the Reference Manual is assumed. For additional information on phase changes refer to the phase counter. ## SKIP AND BRANCH INSTRUCTIONS # Instruction 01 (BRU) Phasing: $$\emptyset 0 \longrightarrow \emptyset 0$$ During phase $\emptyset$ 0 the address field in the C register is shifted through the adder for possible indexing and into the P register, and the next instruction is accessed from this address. The P register is enabled by Pg, Pg = $$\overline{\text{Kr}}$$ Q2 $\overline{\text{Ts}}$ Go $\emptyset 0$ $\overline{\text{Ia}}$ $\overline{02}$ $\overline{03}$ + - - - The new address is received by Pl, $$sP1 = \emptyset 0 \overline{la} \overline{02} \overline{03} Add + - - -$$ and Xz and Yz perform the indexing, if any. $$Xz = Xn Ix \overline{F1} \overline{F3} \overline{Ts} + - - -$$ $$Yz = C23 \overline{F1} \overline{F3} + - - -$$ # Instruction 40 (SKS) Instruction 40 advances directly to phase $\emptyset$ 5 at $\emptyset$ 0 T24. During phase $\emptyset$ 5 the Sk (Skip) flip-flop will be set if Sks is true. $$sSk = Ø5 01 \overline{04} T0 Sks + - - -$$ Sks will represent one of thirteen internal signals, or one of N external signals which have been specified by the instruction address. Sio and Ssc represent external signals used for additional skip inputs. If Sk is set at T0, then the phase counter is advanced to phase $\phi$ 7 to increment P again and perform the skip. If Sk was not set, the phase counter will reset to phase $\emptyset 0$ . $rF1 = Tp End \overline{Sk}$ $rF3 = Tp End \overline{Sk}$ $rF2 = Tp End \overline{Sk}$ Instructions 50, 52, 53, 70, 72, 73 and 74 During phase Q0 of the above instructions the operand is accessed from memory in the usual manner, and then the phase counter is advanced to phase Q6. During phase $\emptyset$ 6 the Sk flip-flop will determine if a skip is to occur. Instruction 53 (SKN) will set the Sk flip-flop at T0 if the operand was negative. Note that the sign of the operand has been shifted to C23, by T0 time. Instructions 50, 52, 79 and 72 preset the Sk flip-flop at T24 time. $$sSk = 01 \ 03 \ \overline{04} \ \overline{06} \ \phi 6 \ T24 + - - -$$ Instruction 70 will reset Sk if the contents of A and C (operand) differ when B is a "one". Instruction 50 will reset Sk if A and C differ regardless of B. e grandynd gyddyddiol o'i chwyd ei diwyddiol achollaeg ag ei dae llaeneddae faith a fland o'i chwyd y chwyd y $$rSk = 01 \ 03 \ \overline{04} \ \overline{05} \ \overline{06} \ \phi 6 \ \overline{Tp} \ \overline{T24} \ Bn \ (\overline{An} \ C23 + An \ \overline{C23}) + - - - + 01 \ 03 \ \overline{04} \ \overline{05} \ \overline{06} \ \phi 6 \ \overline{Tp} \ \overline{T24} \ \overline{02} \ (\overline{An} \ C23 + An \ \overline{C23}) + - - -$$ If Sk is left in a set condition, then the skip will occur. Instruction 72 or 52 will reset Sk if the operand and (A) or (B) compare "ones", respectively. rSk = 01 03 $$\overline{04}$$ 05 $\overline{06}$ $\phi$ 6 $\overline{Tp}$ $\overline{T24}$ C23 An 02 + - - - + 01 03 $\overline{04}$ 05 $\overline{06}$ $\phi$ 6 $\overline{Tp}$ $\overline{T24}$ C23 Bn $\overline{02}$ + - - - Instruction 73 will set Sk if A has a "one" bit and C has a "zero" in the corresponding bit position; Sk will reset for the opposite condition. If 2 bits in corresponding bit positions in the registers compare, Sk remains in its current state. Since the sign bits have negative weights, the reverse logic applies at TO; and since the least significant bits arrive first, the final state of Sk is determined by which register contains the larger number. $$sSk = 01 \ 02 \ 03 \ \overline{04} \ 05 \ 06 \ \phi6 \ \overline{Tp} \ \overline{T24} \ \overline{T0} \ An \ \overline{C23}$$ $$+ 01 \ 03 \ \overline{04} \ 05 \ 06 \ \phi6 \ T0 \ C23 \ \overline{An} + - - -$$ $$rSk = 01 \ 03 \ \overline{04} \ 05 \ 06 \ \phi6 \ \overline{Tp} \ \overline{T24} \ \overline{T0} \ \overline{An} \ C23$$ $$+ 01 \ 03 \ \overline{04} \ 05 \ 06 \ \phi6 \ T0 \ An \ \overline{C23} + - - -$$ and a skip will or will not occur accordingly. Instruction 74 sets Sk if the X register contains a one in bit 15. Since the new (X15) is required, Sk is set at T14 by Xw, $rSk = \phi 7 \ 01 \ 02 \ 03 \ 04 \ Xn \ \overline{T24} + - - -$ The adder outputs the difference of the B and C registers, $$Xz = Bn \ \phi 6 \ 01 \ 02 \ 03 \ 04$$ $Yz = F1 \ \overline{C23} \ \overline{06}$ $SCz = \phi 6 \ T24 \ 04 \ \overline{05} \ \overline{06} + - - -$ ## Instruction 41 (BRX) where and Phasing: $$\phi_0$$ $\phi_0$ $\phi_0$ $\phi_0$ $\phi_0$ $\phi_0$ $\phi_0$ In phase $\phi_0$ the address portion of the instruction is shifted into the P register through the adder as indexing may simultaneously take place. $$sP1 = \overline{02} \ \overline{03} \ \phi 0 \ \overline{1a} \ Add + - - -$$ Note: Dashed lines indicate newly formed X9 bit is not a "one". TIME FIGURE 17 TIMING: INSTRUCTION 41 (BRX) The previous number in P must be saved in case a transfer does not take place; therefore, it is shifted into the C register. The X register is incremented during phase $\emptyset 0$ with $\overline{Sk}$ being used as a carry in a half adder. Sk will come into $\emptyset 0$ in a reset state ## Example: At T9 the P register is transferred to S to access the instruction for branching. If the newly formed X9 bit is a "one", the branch will occur. The Xw flip-flop is gated at T8 to reset the 01 instruction code flip-flop. This changes the operation code from 41 to 01, $$\mathbf{r}01 = \mathbf{X}\mathbf{n}\mathbf{r} \ \overline{02} \ \overline{04} \ \mathbf{X}\mathbf{w} \ \mathbf{Mc} \ \mathbf{Q}1 + \mathbf{O}\mathbf{c}$$ where Mc is the pulse to the memory and occurs at T8. If 01 is reset, the phase Q0 cycle becomes an End cycle since, End = $$05 + 06 + 07 + 00$$ **Ia** 01 02 03 However, it becomes an End cycle too late for a possible interrupt operation. The X register also starts to recirculate (stops incrementing) and the carry into X normally does not go beyond X8. There is no carry beyond X8 unless X becomes positive, at which time the carry can extend to X0. If 01 is not reset at T8 $\phi$ 0, then the phase changes to $\phi$ 6 at Tp and the instruction (41) continues operation. $$\mathbf{sF1} = \text{Tp } \overline{\text{Ia}} \ \phi 0 \ 01 \ (\overline{04} + \overline{05}) + - - - \mathbf{sF2} = \text{Tp } \overline{\text{Ia}} \ \phi 0 \ 01 \ \overline{02} + - - -$$ The C register is not altered at Tp; the word from memory is simply regenerated without being used. During phase $\emptyset$ 6 the original contents of P which were shifted to C must be shifted back to P and be incremented. $$sIa = T24 F1 \overline{F3} \overline{Ij} + - - -$$ $sP1 = 01 \overline{02} \overline{04} \overline{05} 06 \phi 6 (C23 \overline{Ia} + \overline{C23} \overline{Ia})$ $rIa = \overline{C23} \phi 6 01 \overline{02} \overline{04} \overline{05} 06 \overline{T24} + - - -$ At T9 this shift is completed and P is transferred in parallel to S to access the next instruction in sequence. #### Instruction 43 (BRM) Phasing: $$(\phi_0)$$ $(\phi_6)$ During phase $\phi_0$ the contents of the P register are shifted to the C register for eventual storage, $$sC0 = 00 \overline{la} \overline{02} \overline{03} P14 Q2 + - - -$$ and the contents of the overflow flip-flop are shifted into C. $$sC0 = 00 \overline{la} \overline{02} \overline{03} Of T0 + - - - Cs = \overline{Tp} \overline{T24} \overline{F1} \overline{F2} + - - - -$$ The address portion of the instruction is shifted into the P register. $$Pg = Kr Q2 \overline{Ts} Go \phi 0 Ia \overline{02} \overline{03} + - - -$$ $$sP1 = \phi 0 \overline{Ia} \overline{02} \overline{03} Add \overline{Int} + - - -$$ There may be indexing taking place. At T9 the new address in the P register is transferred to the S register to set up the address for storage. $$\mathbf{Sxp} = \mathbf{T9} \ \overline{\mathbf{02}} \ \overline{\mathbf{03}} \ \overline{\mathbf{Ia}} \ \mathbf{00}$$ At Tp of $\phi$ 0 the M register is cleared, and at T24 the contents of the C register will be transferred to M for storage in core memory. Mc = Tp $$\emptyset$$ 0 $\overline{\text{Ia}}$ $\overline{02}$ $\overline{03}$ 05 + - - - \*\*P0 = Mc Tp + - - - Mxc = P0 T24 During phase $\emptyset$ 6 storage will take place, P will be incremented, and the next instruction accessed. ## Instruction 51 (BRR) In phase $\emptyset$ 0 the contents of the memory location are accessed in the usual manner. The C register shifts through the adder around to itself for possible indexing. At T10 the S register is cleared; at T9 the upper part of the C register is transferred in parallel to S (Sxc); and at $\emptyset$ 0 Tp the M register is transferred to C, (Cxm) and the phase changes to phase $\emptyset$ 6. During phase $\emptyset$ 6 the operand, in C, shifts to the P register. The Ia flip-flop is preset and increments the contents of C as it shifts to P. $$sIa = T24 F1 \overline{F3} \overline{1j} + - - rIa = \overline{C23} \ Q6 \ 01 \ \overline{02} \ \overline{04} \ \overline{05} \ 06 \ \overline{T24} + T0 \ F1 + - - sP1 = Q6 \ 01 \ \overline{02} \ \overline{04} \ \overline{05} \ 06 \ (C23 \ \overline{Ia} + \overline{C23} \ Ia)$$ The contents of C0 are stored in the overflow flip-flop (true side only) $$sOf = 0601\overline{02}03\overline{04}\overline{05}06C0T24 + - - -$$ At T10 the S register is cleared; at T9 $\phi$ 6 the new contents of P are transferred to S to access the memory for the next instruction. At Tp $\phi$ 6 the next instruction is brought from memory and this instruction ends. The phase counter is reset to phase $\phi$ 0. $$Cxm = Tp End Go + - - -$$ $rF1 = rF2 = rF3 = Tp End \overline{Sk}$ ### MEMORY INCREMENT INSTRUCTION # Instructions 60 and 61 Phasing: $$00 \rightarrow 04 \rightarrow 07 \rightarrow 00$$ During phase Q0 the operand to be incremented will be accessed from memory in the usual manner and indexing or indirect addressing may occur. The phase counter is then advanced to phase Q4 and C is shifted to the right one cycle time. $$Cs = \overline{Tp} \ \overline{T24} \ F1 \ \overline{F3} + - - -$$ The incrementing is performed by using Cz (carry flip-flop) in a half adder and the sum is returned to C0, $$sC0 = 04 \ 01 \ (\overline{C23} \ Cz + C23 \ \overline{Cz}) \ \overline{05} + - - -$$ $sCz = 01 \ \overline{05} \ 04 \ T24 + - - -$ $rCz = \overline{F3} \ \overline{T24} \ \overline{Xz} \ \overline{Yz} \ Cz \ \overline{Ts} + - - -$ where $$Yz = F1 C23 06 + F1 \overline{C23} \overline{06} + - - -$$ If the instruction code is (61), then the Yz input will represent C23 and Cz will be reset the first time C23 is false. Therefore, the operand is incremented by (+1). If the instruction code is 60, Cz will be reset the first time C23 is true and the operand will be decremented by 1. ## Example (61) An overflow can occur during this arithmetic operation. $$sOf = \overline{03} \not O 4 TO (\overline{05} + 06) \left[ \overline{Xz} \overline{Yz} Cz \right] + - - -$$ During phase \$\phi7\$ the operand is transferred from C to M by Mxc, $$Mxc = T24 P0$$ and is stored in memory. Instruction 60 can set Sk during $\emptyset 4$ if C is negative: $$sSk = 01 \overline{05} \overline{06} \ \phi 4 \ Tp \ C0$$ Sk being set will cause P to be incremented in phase Q7 as well as in phase Q4 to force a skip. #### STORE INSTRUCTIONS Instructions 35, 36, 37 Phasing: $$\phi_0 \longrightarrow \phi_6 \longrightarrow \phi_4 \longrightarrow \phi_7 \longrightarrow \phi_0$$ During phase $\emptyset$ 0 the address is shifted through the adder for possible indexing, and at T9 is transferred (Sxc) to the S register to address the store location. The phase counter advances to phase $\emptyset$ 6 for one pulse time and is reset to phase $\emptyset$ 4. During phase $\emptyset$ 4 the information to be stored is shifted into the C register. $$Cs = \overline{Tp} \ \overline{T24} \ F1 \ \overline{F3} + - - -$$ Instructions 35, 36 and 37 store the contents of the A, B and X registers, respectively. $$\mathbf{sC0} = \mathbf{\phi}4 \ 04 \ 05 \ 06 \ \mathbf{Xn}$$ + $\mathbf{\phi}4 \ 04 \ \overline{05} \ 06 \ \mathbf{An}$ + $\mathbf{\phi}4 \ 04 \ 05 \ \overline{06} \ \mathbf{Bn}$ During \$\omega4\$, the P register is incremented. $$sIa = T24 F1 \overline{F3} \overline{IJ} + - - - Pg = \overline{Kr} Q2 \overline{Ts} Go F1$$ During $\phi$ 7, $\overline{Sk}$ prevents a second increment by blocking the setting of Ia. At the completion of phase $\emptyset 4$ the counter advances to phase $\emptyset 7$ and the information will be transferred to the M register and stored. ## LOAD INSTRUCTIONS Instructions 71, 75, 76 and 77 Phasing: Ø0 Ø6 During phase 00 the operand is accessed in usual fashion and transferred to the C register at Tp. During phase 06 the operand is shifted into the designated registers depending upon the instruction code. $$Cs = \overline{Tp} \ \overline{T24} \ F1 \ \overline{F3} + - - -$$ For Instruction 71 (LDX): For Instruction 75 (LDB): $$sBw = Bnr 03 C23 + - - - Bnr = 01 02 03 04 05 06 Ø6$$ For Instruction 76 (LDA): $$sAw = Anr 01 02 03 04 C23$$ $Anr = 01 02 03 04 05 06 6 + - - -$ Instruction 77 causes the effective address of the instruction to be shifted through the adder and into the X register during phase $Q_0$ . $$\mathbf{x}\mathbf{X}\mathbf{w} = \mathbf{X}\mathbf{n}\mathbf{r} \ 01 \ 02 \ 03 \ 04 \ \overline{\mathbf{F3}} \ \mathbf{A}\mathbf{d}\mathbf{d} + - - - \mathbf{X}\mathbf{n}\mathbf{r} = 01 \ 02 \ 03 \ 04 \ 05 \ 06 \ \overline{\mathbf{Ia}} \ \emptyset 0 \ \mathbf{Q}2$$ The input to the adder is as usual during phase $\emptyset 0$ . During phase $\emptyset$ 6 the P register is incremented, and at Tp the phase counter is reset to phase $\emptyset$ 0. ### INPUT INSTRUCTIONS # Instruction 30 (YIM) and 32 (WIM) Phasing: $$\phi_0 \rightarrow \phi_2 \rightarrow \phi_4 \rightarrow \phi_7 \rightarrow \phi_0$$ During phase $\phi$ 0 the operand is accessed in the normal fashion and transferred to the C register at Tp (although it will not be used). At Tp $\phi$ 0 Ia the F2 flip-flop is set for either phase $\phi$ 2 or phase $\phi$ 6. $$sF2 = Tp Ia \emptyset 0 03$$ $rF2 = T24 \emptyset 6 \overline{01} 02 03 + - - -$ If the Buffer (W or Y) is ready to receive data, the "Ready" flip-flop Rf is set either during phase $\emptyset 0$ or phase $\emptyset 2$ . $$sRf = \overline{Ts} \ \overline{01} \ 03 \ \overline{04} \ \overline{Ia} \ \overline{F1} \ \overline{F3} \ \overline{Wf} \ (W0 + \overline{W9}) \ 05 \ \overline{06}$$ + $\overline{Yf} \ (Y0 + \overline{Y9}) \ \overline{05} \ \overline{]}$ $rRf = Tp \ End \ \overline{Sk}$ The W and Y terms are buffer terms which signal that the respective buffer is ready to transfer a new word to memory. The Fl flip-flop is set forming phase $\emptyset$ 6 only if Rf is set. $$sFl = \overline{T}s Tp \overline{01} 03 \overline{I}a \overline{F1} \overline{F3} Rf \overline{04} + - - -$$ At $\phi$ 6 T24 the F2 flip-flop is reset and the phase changes to phase $\phi$ 4. During phase $\phi$ 4 the buffer is shifted into the C register. $$Cs = F1 \frac{F3}{500} \frac{Tp}{04} \frac{T24}{05} + - - + \varphi 4 \frac{F3}{01} \frac{Tp}{04} \frac{T24}{05} + - - \frac{F3}{05} \frac{Tp}{05} \frac{T24}{05} + - - \frac{F3}{05} \frac{Tp}{05} \frac{T24}{05} + - - - \frac{F3}{05} \frac{Tp}{05} \frac{T24}{05} + - - - \frac{F3}{05} \frac{Tp}{05} \frac{T24}{05} + - \frac{Tp}{05} \frac{T24}{05} + - - - - - \frac{F3}{05} \frac{Tp}{05} \frac{Tp}{05}$$ The address in the S register is not altered and the word in memory is interrogated again. Mc clears the memory register (M) at Tp, $$Mc = Tp \phi 4 + - - -$$ and P0 remembers to write in the memory. $$sP0 = Mc Tp$$ $rP0 = P0 T24$ $$Mxc = P0 T24$$ During phase $\phi$ 4 the P register is incremented. At $\phi$ 4 Tp the phase counter changes to phase $\phi$ 7. During phase $\phi$ 7 the data is generated in the memory and the next instruction is accessed. FIGURE 18 TIMING: INSTRUCTION 30, 32 TIME Phasing: $$\textcircled{00} \longrightarrow \textcircled{02} \rightarrow \textcircled{06} \rightarrow \textcircled{04} \longrightarrow \textcircled{00}$$ During phase $\phi_0$ the storage address is transferred to the S register in the usual fashion. The phase counter then advances to phase $\emptyset 2$ , as this phase cannot be by-passed on instruction code 33. This allows at least one cycle time for the parallel input transfer to occur. The ready flip-flop Rf is not set until phase $\emptyset 2$ , where Rt is the appropriate external ready signal for input. $$sRf = \overline{01} \ 03 \overline{1a} \overline{F1} \overline{F3} \overline{Ts} \ \phi 2 \ 06 Rt \ Q2 \overline{04} + - - rRf = Tp End Sk$$ During phase $\emptyset$ 2 a signal designated Pin is generated to indicate that the input lines are being strobed. $$Pin = Cxi Ql$$ F1 will not be set to advance to phase \$\infty\$6 until the Rf flip-flop is set. $$\mathbf{sF1} = \overline{\mathbf{Ts}} \ \mathrm{Tp} \ \overline{\mathbf{01}} \ \mathbf{03} \ \overline{\mathbf{1a}} \ \overline{\mathbf{F1}} \ \overline{\mathbf{F3}} \ \mathrm{Rf} \ \overline{\mathbf{04}} + - - -$$ The external information is transferred in parallel to the C register via lines Cd0, Cd1, - - - Cd23. These are gated by: $$Cxi = 02 \ 06 \ \emptyset 2$$ $Cg = Cxi \ Q1 + - - -$ During phase Q4 the C register shifts around to itself and parity is generated and a completion signal, Rti, is also generated. Cs = $$\overline{\text{Tp}}$$ $\overline{\text{T24}}$ F1 $\overline{\text{F3}}$ + - - - Cg = Cs + - - - sC0 = $(\emptyset 4 \ \overline{\text{01}})$ $\overline{\text{04}}$ 06 C23 + - - - sC24 = $(\text{T22} - \text{Tp})$ C0 $\overline{\text{C24}}$ rC24 = T23 + $(\text{T22} - \text{Tp})$ C0 C24 + St Rti = $\emptyset 4 \ \overline{\text{01}} \ \overline{\text{04}} \ 06$ During phase Q4 the P register is incremented and during phase Q7 the information is generated in memory. ### OUTPUT INSTRUCTIONS Instructions 10 (MIY) and 12 (MIW) Phasing: $$(0) \longrightarrow (0) \longrightarrow (0)$$ During phase $\emptyset$ 0, the operand is accessed in the normal fashion and transferred to the C register. At Tp $\emptyset$ 0 Ia, the F2 flip-flop is set for either phase $\emptyset$ 2 or phase $\emptyset$ 6. $$sF2 = (Tp \overline{Ia} \phi 0) 03 + - - -$$ If the buffer is ready to receive a new word, the ready flip-flop Rf is set during either phase $\emptyset$ 0 or $\emptyset$ 2. $$Rf = T = \overline{01} \ 03 \ \overline{04} \ \overline{Ia} \ \overline{F1} \ \overline{F3} \ \overline{Wf} \ (W0 + \overline{W9}) \ 05 \ \overline{06} + \overline{\overline{Yf}} \ (Y0 + \overline{Y9}) \ 05 \ ] + - - - rRf = Tp \ End \ \overline{Sk}$$ Therefore, if the buffer is ready before the instruction is given, phase Q2 is not reached and the phase counter goes directly to phase \$\tilde{Q}\$6. If the buffer is not ready, the computer remains in phase $\emptyset$ 2 until Rf is set by the buffer. In phase \$\Phi^2\$ the C register does not shift. During phase \$\phi6\$ the C register is shifted into the \text{W or Y Buffer registers.} At Tp the phase counter is reset to phase $\emptyset 0$ . ### Instruction 13 (POT) Phasing: $$(00) \longrightarrow (02) \longrightarrow (06) \longrightarrow (00)$$ During phase Ø0 the operand is accessed in the normal fashion and transferred to the C register at Tp. During instruction 13 phase #2 cannot be by-passed, even if the external buffer is ready. This allows at least one cycle time for the parallel output transfer to occur. The ready flip-flop Rf is not set until phase \$\mathcal{Q}\$2. $$\mathbf{sRf} = \overline{01} \ 03 \ \overline{04} \ \overline{F1} \ \overline{F3} \ (\emptyset 2 \ 06 \ \mathbf{Rt} \ \mathbf{Q2}) \ \overline{\mathbf{Ia}} \ \overline{\mathbf{Ts}} + - - -$$ $$\mathbf{r}\mathbf{R}\mathbf{f} = \mathbf{T}\mathbf{p} \; \mathbf{E}\mathbf{n}\mathbf{d} \; \mathbf{S}\mathbf{k}$$ Rt is the appropriate external ready signal for output. During phase $\emptyset$ 2 two signals are generated for external use. Pot 1 indicates that the information is being presented. Pot 2 can be used as a "strobe" signal for setting external flip-flops. Pot $$1 = \overline{F1} F2 \overline{F3} \overline{Ts} \overline{02} 06$$ Pot 2 = $$\emptyset$$ 2 $\overline{02}$ 06 Q1 F1 will not be set for advancing to phase $\emptyset$ 6 until the Rf flip-flop is set. $$sF1 = \overline{Ts} Tp \overline{01} 03 \overline{1a} \overline{F1} \overline{F3} Rf \overline{O4} +---$$ Memory parity for the output data is checked during \$\infty\$6. $$rCp = Cp C23 \overline{H}t \overline{T}p \overline{T24} (03 \phi 6 + - - -) + - - -$$ During phase $\phi_6$ the P register is incremented and at Tp the phase counter is reset to phase $\emptyset 0$ . ## CONTROL INSTRUCTIONS ### Instruction 23 (EXU) Phasing: $$\phi_0$$ $\rightarrow$ $\phi_0$ During phase 00 the address of the instruction is shifted through the adder for possible indexing and at T9 transferred (Sxc) to the S register to access the instruction to be executed. At Tp the O register is reset. Oc = $$\overline{01}$$ $\overline{03}$ 05 Tp $\overline{Ia}$ + - - - The P register is not affected and will be incremented by the accessed instruction in the normal fashion. The phase counter remains in phase $\phi_0$ . ### Instructions 00, 02, and 20 Phasing: $$00 \longrightarrow 05 \longrightarrow 00$$ The phase counter remains in phase Q0 for only one pulse time and then advances to phase Q5. The C register does not shift during phase Q5. Instruction 00 (HLT) sets the Ht flip-flop during phase Q5 to initiate a halt, $$sHt = 05 T0 \overline{01} \overline{02} \overline{05} \overline{Int} + - - -$$ and at Tp Ø5 the computer will halt. $$rGo = Tp End \overline{Sk} Ht +---$$ End = F1 F3 $\overline{Ts}$ +--- Instruction 02 (EOM) activates Eom signals to external devices and/or to the W Buffer during phase $\phi$ 5. $Eom = \emptyset 5 \overline{01} 05$ Sys = $\phi 5 \overline{01} 05 \overline{C9} C10 C11 Q1$ $Ioc = \emptyset 5 \overline{01} 05 \overline{C10} C11 Q1$ Buc = $\emptyset$ 5 $\overline{01}$ 05 $\overline{C10}$ $\overline{C11}$ where: Sys = Systems communications Ioc = Input/output control Buc = Buffer control Instruction 20 (NOP) does not cause any special operation to occur in phase $\emptyset$ 5 and all registers recirculate as normal. The P register is incremented during phase $\phi$ 5 and the next instruction is accessed. #### LOGICAL INSTRUCTIONS #### Instructions 14, 16, and 17 Phasing: $$\emptyset 0 \longrightarrow \emptyset 6 \longrightarrow \emptyset 0$$ During phase $\emptyset$ 0 the operand is accessed in the normal fashion and at Tp the phase counter is advanced to phase $\emptyset$ 6. During phase $\emptyset$ 6 the C register will be shifted right and logical operations performed as it enters the A register. $$Cs = \overline{Tp} \ \overline{T2} 4 \ F1 \ \overline{F3} + - - -$$ Instruction 14 (ETR) causes the contents of the A register and the operand to be "ANDED" together. $$sAw = \overline{01} \, \overline{02} \, 03 \, 04 \, \overline{06} \, \phi 6 \, An \, C23$$ $$Anr = \overline{02} \ 03 \ 04 \ \emptyset6 + - - -$$ Instruction 16 (MRG) causes the contents of the A register and the operand to be "inclusively OR'd" together. Instruction 17 (EOR) causes the contents of the A register and the operand to be "exclusively OR'd" together. **sAw** = $$\overline{01}$$ $\overline{02}$ 03 04 05 $\phi$ 6 An $\overline{C23}$ + $\overline{01}$ $\overline{02}$ 03 04 05 $\phi$ 6 An $\overline{C23}$ At $\emptyset$ 6 Tp the phase counter is reset to phase $\emptyset$ 0. #### REGISTER CHANGE INSTRUCTIONS #### Instruction 46 Phasing: $$00 \rightarrow 05 \rightarrow 00$$ The phase counter advances to phase $\emptyset$ 5 after one pulse time. During phase $\emptyset$ 5 certain transfers will take place between the A,B and X registers under the control of the C register. (see page 1.12) C20 causes (B) $\rightarrow$ A, C16 causes (X) $\rightarrow$ A, C23 causes A to be cleared and C14 causes-(A) $\rightarrow$ A, $$sAw = (\overline{02} \ \overline{03} \ 04 \ \overline{Ts}) Bn C20$$ + $(\overline{02} \ \overline{03} \ 04 \ \overline{Ts}) Xn C16$ + $(\overline{02} \ \overline{03} \ 04 \ \overline{Ts}) C14 (An \ \overline{P0} + \overline{An} \ P0)$ + - - - $Anr = (\overline{02} \ \overline{03} \ 04 \ \overline{Ts}) (C20 + C16 + C14 + C23)$ In the last term P0 is used to aid in getting a two's complement of A. $$sP0 = \overline{02} \ \overline{03} \ 04 \ \overline{Ts} \ \overline{Tp} \ \overline{T0} \ An + - - -$$ $$rP0 = \overline{02} \ \overline{03} \ 04 \ \overline{Ts} \ T0 + P0 \ T24 + (St)$$ For the B register: and $$sBw = (\overline{02} \ \overline{03} \ 04 \ \overline{Ts}) An C21$$ + $(\overline{02} \ \overline{03} \ 04 \ \overline{Ts}) Xn C18$ $Bnr = (02 \ \overline{03} \ 04 \ \overline{Ts}) (C22 + C21 + C18) + - - -$ 1.86 For the X register: $$sXw = (\overline{02} \ \overline{03} \ 04 \ \overline{Ts}) \ C19 \ Bn + - - -$$ $$(\overline{02} \ \overline{03} \ 04 \ \overline{Ts}) \ C15 \ An + - - -$$ $$Xnr = (\overline{02} \ \overline{03} \ 04 \ \overline{Ts}) \ (C15 + C19) + - - -$$ If C17 is set, only 9 bits of the register exchange is performed. C17 resets the C register, thereby stopping the exchange. $$Cg = (\overline{02} \ \overline{03} \ 04 \ \overline{Ts}) \ Q1 \ Q4 \ C17 + - - - -$$ If the index register was involved in the exchange, the Ix flip-flop is set. $$sIx = (02\ 03\ 04\ Ts)\ Q1\ Q4\ C17\ Xnr + - - -$$ This will cause the contents of bit X15 to be extended in the index register to all bit positions to the left of X15. $$\mathbf{X}\mathbf{n}\mathbf{r} = (\overline{02}\ \overline{03}\ 04\ \overline{\mathbf{T}\mathbf{s}}) \ \mathbf{I}\mathbf{x} + - - - \mathbf{s}\mathbf{X}\mathbf{w} = (\overline{02}\ \overline{03}\ 04\ \overline{\mathbf{T}\mathbf{s}}) \ \mathbf{I}\mathbf{x}\ \mathbf{X}\mathbf{w}\ \overline{\mathbf{T}\mathbf{23}} + - - - \mathbf{r}\mathbf{I}\mathbf{x} = \mathbf{T}\mathbf{p}\ \overline{\mathbf{M}\mathbf{h}} + - - - \mathbf{m}\mathbf{v}\mathbf{I}\mathbf{v}$$ #### SHIFT INSTRUCTIONS #### Instruction 66 During phase $\emptyset$ 0 indexing may proceed as usual but only from T23 to T16 (8 bit times). The Ix flip-flop is reset at T16 so that indexing will not modify the instruction modifiers originally in bits C10 and C11. The instruction modifier (C10) determines if the operation is to be a right shift or a right cycle. Bit C10 will ultimately be transferred to S1. The carry flip-flop is also forced off when Ix is off to prevent a carry into this bit position. $$rIx = (\phi 0 \overline{Ia} \ 02 \overline{03} \ 04) \ 05 \ Q1 + - - -$$ $rCz = \phi 0 \overline{Ix} \overline{Tp} + - - -$ The adder continues to feed C0 but after T15 its output must be the same as C23. At T10 the S register is cleared as usual during phase $\phi$ 0. $$Sc = T10 \overline{Ts} \overline{F1} \overline{F2} + ---$$ At T9 the C register is transferred to the S register, $$Sxc = T9 Ø0 \overline{P0}(Ia + 03 + 02) + - - -$$ and at the same time the phase is changed to phase $\phi$ 1. **sF3** = **T9** 05 $$\overline{\text{la}}$$ $\emptyset$ 0 02 $\overline{\text{03}}$ 04 + - - - The memory is not pulsed at T8 by Mc because of phase Ol. Therefore, the S register does not have to remain constant and it will count down the number of shifts required. The 920 counts by two's; S14 is not part of the counter. The shift right is accomplished by shortening the recirculation paths of the A and B registers. Ar feeds Aw directly, by-passing Ae and An. This causes a right shift of two bit positions per cycle. The two least significant bits of A are held in Ae and An during the cycle time and then deposited in the most significant positions of B. \*Bw = $$\emptyset$$ 3 05 $\overline{06}$ Br $\overline{S8}$ $\overline{T0}$ $\overline{T1}$ $\overline{Mh}$ + $\emptyset$ 3 05 $\overline{06}$ An $(\overline{S8}$ $\overline{T1}$ + $\overline{T0}$ ) Bnr = $\emptyset$ 3 \*\*sAe = Ar $\boxed{\emptyset$ 3 05 $\overline{06}$ (Q1 + Q2 + S8 $\boxed{Q3}$ ) + Ar S8 rAe = $\overline{Ar}$ $\boxed{\emptyset$ 3 05 $\overline{06}$ (Q1 + Q2 + S8 $\boxed{Q3}$ ) + $\overline{Ar}$ S8 \*\*sAn = Ae $\boxed{\emptyset$ 3 05 $\overline{06}$ (Q1 + Q2 + S8 $\boxed{Q3}$ ) The above logic causes Ae and An to read Ar and Ae, respectively, during T1, T0, Tp, T24 during $\overline{S8}$ $\emptyset$ 3 of the right shift (66) command. Therefore, they pick up the two least significant bits each cycle time and hold them for the B register. The A register shifts: $$sAw = Ø3 05 \overline{06} Ar \overline{S8} (\overline{T1} \overline{T0}) + - - -$$ $Anr = Ø3 + - - -$ The S1 flip-flop which contains the bit originally from C10 controls the mode of shifting: $$sAw = Ø3 05 \overline{06} (T1 \overline{S8} + T0) \overline{S1} Aw (sign extends) + Ø3 05 \overline{06} (T1 \overline{S8} + T0) S1 Bn \overline{S3} (cycle) + - - -$$ Bn and Be hold the least significant bits from the B register. $\overline{53}$ is in the gate so that a right shift command 66 2 4 0 XX will cause a right shift forcing zeros into the most significant positions of A rather than extending the sign of A or cycling information from B. S13 through S9 form a binary counter and count down one for each cycle of $\overline{S8}$ $\emptyset$ 3. The Ss amplifier causes the count: $$S_8 = 03 \text{ T23 Mh}$$ where Mh is false only during multiplication. When the counter reaches zero, one of two alternatives exist. If the number of shifts required were even, as indicated by $\overline{S14}$ then the shifting is complete. The phase counter is forced to phase $\emptyset$ 7 by the Sk flip-flop. $$sSk = \overline{F1} F3 \overline{Ts} 05 \overline{S9} \overline{S10} \overline{S11} \overline{S12} \overline{S13} \overline{S14} T0$$ $$sF1 = sF2 = sF3 = Tp Ts Sk$$ If the required number of shifts were odd, then S8 is set and a single right shift occurs during $\phi$ 3 S8. $$sS8 = \overline{F1} \ F3 \ Ts \ Tp \ \overline{S9} \ \overline{S10} \ \overline{S11} \ \overline{S12} \ \overline{S13} \ (04 \ \overline{05} \ \overline{06})$$ and with S8: $sAw = 0305 \overline{06} Ae S8 \overline{T0}$ 8Bw = 030506 Be S800 $\emptyset$ 3 S8 can only last one cycle since Sk is set and forces phase $\emptyset$ 7. $$sSk = Ø3 T0 S8$$ During phase $\emptyset$ 7, Sk causes Ia to be set to increment the P register. At T9 $\emptyset$ 7, P is transferred to 5 and at $\emptyset$ 7 Tp the next instruction is transferred from M to C and the phase counter returns to $\emptyset$ 0. ### Instruction 67 During phase $\emptyset$ 0 indexing is performed from T23 to T16 (8 bit times). The Ix flip-flop is reset at T16 so that indexing will not modify the instruction modifiers in bits C10 and C11. 6 7 1 00 XX (Normalize) NOD At $\emptyset$ 0 T10 the S register is cleared and at T9 the C register containing the shift count and the shift mode is transferred to S. Also at T9 $\emptyset$ 0 the phase counter is advanced to phase $\emptyset$ 1. $$sF3 = T9 05 \ 00 \ \overline{la} \ 02 \ \overline{03} \ 04$$ The memory is not cycled during phase $\emptyset 1$ or $\emptyset 3$ since the memory pulse Mc is inhibited. This leaves the S register free to count and to aid in the shifting. At Tp $\emptyset 1$ the phase counter advances to $\emptyset 3$ $\overline{58}$ , $(\emptyset 3$ S8 if the count was one, $\emptyset 7$ if the count was zero). During $\emptyset$ 3 $\overline{58}$ the A and B registers shift left two bits per cycle time. This is accomplished by delaying or lengthening the recirculation paths of these registers. S4 and S5 are inserted between An and Aw. $$sS4 = (\emptyset 3 \ 05 \ 06 \ \overline{T0} \ \overline{Tp} \ \overline{T24}) \ An + - - - rS4 = (\emptyset 3 \ 05 \ 06 \ \overline{T0} \ \overline{Tp} \ \overline{T24}) \ \overline{An} + - - - rS5 = (\overline{F1} \ F3 \ \overline{Ts} \ 05 \ 06 \ \overline{T24}) \ S4 + - - - rS5 = (\overline{F1} \ F3 \ \overline{Ts} \ 05 \ 06 \ \overline{T24}) \ \overline{S4} + - - - sAw = \emptyset 3 \ 05 \ 06 \ S5 \ \overline{S8}$$ $$Anr = \emptyset 3$$ S6 and S7 are similarly inserted between Bn and Bw to shift B left two bits per cycle. The most significant bits of B must be shifted into the least significant positions of A. S4 and S5 pick up the most significant bits of B on the previous cycle: $$sS4 = [FI F3 05 06 Ts QI Q2 Q5] Bw + - - - $rS4 = [FI F3 05 06 Ts QI Q2 Q5] Bw + - - - $sS5 = [FI F3 Ts 05 06 T24] S4 + - - - $rS5 = [FI F3 Ts 05 06 T24] S4 + - - -$$$$$ In a similar manner S6 and S7 pick up the most significant bits of the A register for left cycle. $$\mathbf{sS6} = \overline{\mathbf{F1}} \ \mathbf{F3} \ \overline{\mathbf{Ts}} \ 05 \ 06 \ \overline{\mathbf{Q1}} \ \overline{\mathbf{Q2}} \ \mathbf{Q5} \ \mathbf{AwS1} + - - -$$ $$\mathbf{rS6} = \overline{\mathbf{F1}} \ \mathbf{F3} \ \overline{\mathbf{Ts}} \ 05 \ 06 \ \overline{\mathbf{Q1}} \ \overline{\mathbf{Q2}} \ \mathbf{Q5} \ \overline{\mathbf{AwS1}} + - - - -$$ $$+ \overline{\mathbf{F1}} \ \mathbf{F3} \ \overline{\mathbf{Ts}} \ 05 \ 06 \ \overline{\mathbf{Q1}} \ \overline{\mathbf{Q2}} \ \mathbf{Q5} \ \overline{\mathbf{S1}} + - - - -$$ The last term resets S6 and S7 to insert zeros into the least significant bits of B in the left shift mode. The overflow flip-flop is set if a bit different from the sign bit is shifted into or beyond the sign position of A in the left shift mode. $$sOf = \emptyset 3 \ 05 \ 06 \ \overline{S1} \ T0 \ \overline{S8} \ (An \ \overline{S5} + \overline{An} \ S5)$$ + $\emptyset 3 \ 05 \ 06 \ \overline{S1} \ T0 \ (\overline{An} \ S4 + \overline{An} \ \overline{S4}) + - - -$ S9 through S13 form a counter and count down one each cycle time. $$Ss = \emptyset 3 T23 \overline{Mh}$$ When this counter reaches zero, the phase counter changes to $\phi$ 3 S8 if S14 is set for an odd number of shifts. $$sS8 = \overline{F1} \ F3 \ \overline{Ts} \ Tp \ \overline{S9} \ \overline{S10} \ \overline{S11} \ \overline{S12} \ \overline{S13} \ (04 \ \overline{05} \ \overline{06})$$ Here $\overline{F1}$ F3 $\overline{Ts}$ is used rather than $\overline{Q3}$ because if the original shift count was one, the phase must step from $\overline{Q1}$ directly to $\overline{Q3}$ S8. In phase $\emptyset 3$ S8 only S4 is in the A recirculation path and only S6 is in the B recirculation path and these registers shift left only one bit position. Phase $\emptyset 7$ is reached either after one cycle of $\emptyset 3$ S8 or directly from $\emptyset 3$ S8 if S14 is reset. Sk is set which, in turn, forces phase $\emptyset 7$ and causes the P register to be incremented. $$sSk = \overline{F1} F3 \overline{Ts} 05 \overline{S9} \overline{S10} \overline{S11} \overline{S12} \overline{S13} \overline{S14} T0$$ + $\phi 3 T0 S8 + - - -$ The normalize instruction is only slightly different. Sk is set before the shift count reaches zero to force phase $\emptyset$ 7, providing the two most significant bits of A are different. $$sSk = \overline{F1} F3 05 06 \overline{Ts} S2 T0 (Aw \overline{An} + \overline{Aw} An) + - - -$$ Here An at T0 time represents the "old" sign bit and Aw at T0 time represents the "new" Al bit (except during phase Q1 where the above term is more easily understood). Depending on the situation, the S8 flip-flop must sometimes be forced to complete an odd number of shifts. The Ia flip-flop picks up the new A2 bit by reading Aw at T1. S8 is then set for a single shift if Ia is different from the "old" sign bit of A. $$sS8 = \overline{F1} F3 05 06 \overline{Ts} S2 T0 (An \overline{Ia} + \overline{An} Ia)$$ (S8 may be forced at the same time that Sk is, but Sk will force $\emptyset$ 7 to terminate the shifting regardless of S8). During normalize the X register is decremented, two for each $\overline{S8}$ $\emptyset$ 3 cycle and one for each S8 $\emptyset$ 3 cycle. Ix is used as a carry in a half adder. $$sIx = 05 06 \ \phi 3 \ T23 \ \overline{S8}$$ + 05 06 \ \phi 3 \ T24 \ S8 + - - - $rIx = 05 06 \ \phi 3 \ \overline{T24} \ Ix \ Xn + - - -$ $sXw = Xnr \ \phi 3 \ \overline{Ix} \ Xn + Ix \ \overline{Xn} + - - -$ $Xnr = \phi 3 05 06 \ S2 + - - -$ ### ARITHMETIC INSTRUCTIONS Instructions 54 (SUB), 55 (ADD), 56 (SUC) and 57 (ADC) During phase 00 the operand is accessed in the normal fashion and at Tp the phase counter is advanced to phase 06. During phase 06 the contents of the C register are shifted through the adder and are added or subtracted from the contents of the A register. # Instruction 54 (SUB) and 56 (SUC) $$Xz = An F1 03 + - - Yz = F1 \overline{C23} \overline{06} + - - sCz = Q6 T24 04 \overline{05} \overline{06} + Q0 01 \overline{02} 04 05 Tp Xw + - - -$$ The Cz flip-flop is preset to complete the two's complement. It is always preset by code 54. It is preset by code 56 only if X0 has a "one". # Instruction 55 (ADD) and 57 (ADC) Xz = An F1 03 + - - - Y = F1 C23 06 + - - - •Ca = 00 01 02 04 05 Tp Xw + F3 Tp T24 T0 Xs Ys Cz Ts + - - - rCs = F3 T24 Xz Yz Cz Ts + T0 F3 Ts FI + - - - # Instructions 54, 55, 56 and 57 At Tp Ø6 the phase counter is reset to phase Ø0. The Overflow flip-flop will be set if the result of the arithmetic operation exceeds the allowable number range. $$\bullet$$ Of = 01 $\overline{02}$ 03 04 $\phi$ 6 T0 ( $\overline{Xz}$ $\overline{Yz}$ $Cz + Xz$ $Yz$ $\overline{Cz}$ ) The state of Of can then be tested with an SKS instruction. Of is reset at otin 00 Tp of instructions 56 and 57. $$rOf = Tp \ 000 \ 01 \ 02 \ 04 \ 05$$ The state of the carry flip-flop at time T14 is picked up by the Ix flip-flop and stored in X1. $sLx = 01 \overline{02} 03 04 06 T14 Cz$ $\mathbf{s} \mathbf{X} \mathbf{w} = \mathbf{X} \mathbf{n} \mathbf{r} \ \overline{\mathbf{02}} \ \mathbf{03} \ \mathbf{I} \mathbf{x} \ \mathbf{T} \mathbf{1}$ $Xnr = 01 \overline{02} 03 04 \emptyset 6 \overline{Q1} \overline{Q2} \overline{Q3}$ The state of the carry flip-flop Cz at Tp is anticipated at T0 and stored in X0. $$\mathbf{s}\mathbf{X}\mathbf{w} = \mathbf{X}\mathbf{n}\mathbf{r} \ \overline{\mathbf{0}\mathbf{Z}} \ \mathbf{0}\mathbf{3} \ \mathbf{T}\mathbf{0} \ \left[\mathbf{X}\mathbf{z} \ \mathbf{C}\mathbf{z} + \mathbf{Y}\mathbf{z} \ \mathbf{C}\mathbf{z} + \mathbf{X}\mathbf{z} \ \mathbf{Y}\mathbf{z}\right]$$ # Instruction 63 (ADM) Phasing: $$\phi_0 \rightarrow \phi_4 \rightarrow \phi_7$$ The effective address is computed and sent to the S register during phase $\phi_0$ as usual. At $\phi_0$ Tp the operand is brought from the M register to C. $$Cxm = \overline{P0} \quad \overline{(00 \text{ Ia } 02 \text{ } 03 \text{ } 01)} \quad 00$$ During phase 04 the adder is fed by An and C23. The output of the adder is fed back to C0. $$sC0 = \emptyset 4 \ 01 \ 05 \ 06 \ Add$$ At Q4 Tp the M register is cleared and P0 is set to write in memory. $Mc = Tp \emptyset 4$ sP0 = Mc Tp Mxc = P0 T24 rP0 = P0 T24 During Q4 the P register is incremented. It is sent in parallel to S at Q7 T9 to access the next instruction. The Overflow flip-flop will be set if the result of the arithmetic operation exceeds the allowable number range. $$sOf = 01\ 05\ Q4\ 06\ T0\ Xz\ Yz\ \overline{Cz}$$ + $\overline{03}\ Q4\ T0\ (\overline{05} + 06)\ \overline{Xz}\ \overline{Yz}\ Cz$ ## Instruction 64 (MUL) Multiplication requires four cycle times. The phasing is 00 01 03 with one cycle time per phase. During phase $\emptyset$ 0, indexing is performed, the instruction is regenerated in memory and the operand is accessed. If the contents of the A register are negative, Rf is set at $\emptyset$ 0 Tp. $$sRf = \overline{03} \ 04 \ \overline{05} \ \overline{06} \ Tp \ 000 \ Aw$$ During phase $\emptyset$ 1, the operand is regenerated. If the A register was negative, as indicated by Rf, it is two's complemented to make it positive. Cz is used as a carry to complement A. Rf, if set, remains set during the entire operation. The memory is not pulsed during either phase $\emptyset$ 1 or phase $\emptyset$ 3 so that the S register is free from memory control from time T10 of phase $\emptyset$ 1 until T10 of phase $\emptyset$ 7. Parity of the operand is checked during phase $\emptyset$ 1 as the C register shifts around to itself. At $\emptyset 3$ T24, the C register is cleared and the multiplication begins. The M register, since the memory was not pulsed during $\emptyset 1$ , still contains the operand or multiplicand. The A register, which is now positive, presents its least significant bit at time T23 to the input gates of many serial adders. The Ap buffer amplifies An. $$Ap = An \overline{F1}$$ The multiplication amplifier comes on during phase $\emptyset$ 3 and $\emptyset$ 7, excluding the check bit times: $$Mt = \overline{03} \ 04 \ \overline{05} \ \overline{06} \ F2 \ \overline{Tp} \ \overline{T24} \ \overline{Ts}$$ Mu controls the S register for performing the carrying. Mu is on during phase $\emptyset$ 3 and the first half of phase $\emptyset$ 7. $$Mu = \overline{03} \ 04 \ \overline{05} \ \overline{06} \ F2 \ \overline{Tp} \ \overline{T24} \ \overline{Ts} \ (\overline{F1} + Q2)$$ Now twenty-three serial adders are fed simultaneously into C1 through C23, respectively. The inputs to the adders are controlled on one side by the preceding stage of the C register and on the other side by an AND gate of Ap and the corresponding bit of the M register. (See diagram) There is no adder necessary for C0 and the logic of the adder J1 is modified to actually subtract. This is because bits coming from C0 are negative in weight rather than positive. Each adder requires a carry flip-flop. Since the S register is free, the flip-flops S1 through S14 serve as carry flip-flops for adders J1 through J14, respectively. Other flip-flops, which are otherwise idle during multiplication, are made to perform as carry flip-flops for the rest of the adders. The least significant bit of the product is sent to C23 at Ø3 T23. Bits flowing from C23 are then sent to Aw. An is sent to Bw which is meaningful only during phase Ø7. As C23 is sent to Aw, the product is negated, again using Cz as a carry, if Rf is set. sAw = Mt $\overline{Cz}$ C23 + Mt Cz $\overline{C23}$ sCz = $\emptyset$ 1 Rf An $\overline{T24}$ + Mt Rf C23 rCz = $\emptyset$ 3 T24 At the end of phase $\emptyset$ 3, the least significant half of the product is in the A register and the most significant half of the product is in the C register and in the various carry flip-flops according to their respective weights. During Q7, Ap is cut off and the M register no longer controls the adders. The adders continue to add, however, allowing the carry flip-flops to properly trickle into the product. C23 continues to feed Aw and An continues to feed Bw. The P register is incremented in the usual fashion during the first half of phase $\emptyset$ 7. At $\emptyset$ 7 T10 the S register must be cleared so that it can be set by the P register, in parallel, to access the memory for the next instruction. However, by $\emptyset$ 7 T10 the carrying process has just passed the fourteen bits of the S register; they are free at exactly the right time. The rest of the adders must continue their process until the completion of the instruction. At the end of phase $\emptyset$ 7, the most significant half of the product is in A, the least significant half is in B, the next instruction has been accessed. (The M register was not needed for multiplication during $\emptyset$ 7). If a time share (Ts) interrupts the instruction at the end of phase $\emptyset$ 0 or $\emptyset$ 1, there is a problem. The operand in C is exchanged with W and then exchanged back again. The M register is modified by the input or output word from the buffer. In this case, the operand in C is transferred back to the M register before the multiplication begins. Mxc = P0 T24 sP0 = Mc Tp Mc = Tp Ts Tsm F3 06 If a time share (Ts) interrupts at the end of phase Q3, the word in M is destroyed but it is no longer needed for the multiplication. The partial product in C is sent to W and then back to C. If -1 is multiplied by -1 the overflow flip-flop is set. $sOf = Mt T0 F1 Rf C23 \overline{Cz}$ Here Mt T0 F1 specifies phase Ø7 of multiply at time T0. Rf indicates A was originally negative. $\overline{Cz}$ indicates that no "ones" have yet appeared in the product and C23 indicates that M0 was set. # 920 MULTIPLY EXAMPLE | | sRf = 03 04 05 06 Tp Ø 0 Aw + | | | | |-------|-------------------------------|-----------------|-------------------|--------| | Phase | øз | | A | В | | T23 | S<br>MA <sub>p</sub> | 00000<br>000000 | | | | | C | _000000 | 0.01110 | xxxxxx | | | J | 00000 | •••• | | | T22 | S | 00000 | | | | | MAp | 110100 | | | | | C | 000000 | 000111 | 0XXXXX | | | J | 10100 | | | | T21 | S | 00000 | - | | | | MA <sub>p</sub> | 110100 | | ` | | | | 110100 | 000011 | 10XXXX | | | J | 01110 | | | | T20 | S | 00000 | | · | | | MA <sub>p</sub><br>C | 110100 | • | | | | | 101110 | 000001 | 110XXX | | | J | 00011 | | | | T19 | S | 00100 | | | | | MAp | 000000 | sCz = Mt Rf C23 + | | | | C . | 100011 | 000000 | 1110XX | | | J | 10101 | | | | T18 | S | 10000 | | | | | MAp | 000000 | | | | | C | 010101<br>11010 | 100000 | 01110X | | Phase | <b>Ø</b> 7 | | A | В | |-------|------------|----------------|---------|--------| | T23 | S | 10000 | | | | | MAp | 000000 | | | | | С | 011010 | 010000 | 001110 | | | J | 11101 | | | | T22 | s | 10000 | | | | | MAp | <b>0</b> 00000 | | | | | С | 011101 | 101000 | 000111 | | | J | 11110 | | | | T2 1 | s | 10000 | | | | | MAp | 000000 | | | | | С | 011110 | 010100 | 000011 | | | J | 11111 | | | | T20 | S | 10000 | - | | | | MAp | 000000 | | | | | С | 011111 | 101010 | 000001 | | | J | 11111 | · | | | T19 | s | 10000 | | | | | MAp | 000000 | | ! | | | С | 011111 | 010101 | 000000 | | | J | 11111 | | | | T18 | s | 10000 | | | | | MAp | 000000 | | | | | C | 011111 | 001010 | 100000 | | | J | 11111 | | | | | | | 0.00101 | 010000 | | | | | | | ## Instruction 65 (Div) Phasing is $\bigcirc 0 \rightarrow \bigcirc 1 \rightarrow \bigcirc 0 3 \ \overline{58} \rightarrow \bigcirc 0 3 \ S8 \rightarrow \bigcirc 0 7$ with one cycle time per phase except for $\bigcirc 0 3 \ \overline{58}$ which lasts 24 cycle times. During $\phi_0$ , the instruction is regenerated in memory, indexing is performed and the operand or divisor is accessed. During $\emptyset$ 1, the operand is parity checked and regenerated in memory. The memory is not pulsed during phases $\emptyset$ 1 or $\emptyset$ 3 which releases the S register to aid in the division. At $\emptyset$ 1 Tp the S1 flip-flop is set if the sign of A and the sign of the divisor in C are alike. S1 will remain set until the "clean up" phase $\emptyset$ 3 S8. Division takes place during $\emptyset 3$ $\overline{S8}$ . The A and B registers shift left without arithmetic the first cycle time. Each cycle time thereafter, the A register is shifted left and simultaneous subtraction (or addition if $\overline{S1}$ ) may or may not occur according to the result of a previous "pseudo" subtraction. The algorithm is such that if the divisor can be subtracted (added, if $\overline{S1}$ ) without changing the sign of A, it will be subtracted. If it would change the sign of A, it will not be subtracted. The sign of A, therefore, never changes during a "normal" division. The S4 flip-flop is inserted between An and Aw to cause A to shift left. S6 is simultaneously used in a similar manner to shift B left. As the shifting takes place, a "pseudo" subtraction is performed using S2 as a carry flip-flop. The final state of S2 at each cycle indicates whether a real subtraction can be performed the following cycle time without changing the sign of A. **sS2** = $$\emptyset$$ 3 $\overline{05}$ 06 $\overline{124}$ $\overline{1p}$ $\overline{58}$ C23 (S4 $\overline{S1}$ + $\overline{S4}$ S1) + $\emptyset$ 3 $\overline{05}$ 06 $\overline{1p}$ $\overline{C0}$ $\overline{S2}$ **rS2** = $\emptyset$ 3 $\overline{05}$ 06 $\overline{124}$ $\overline{1p}$ $\overline{58}$ $\overline{C23}$ (S4 S1 + $\overline{S4}$ $\overline{S1}$ ) + $\emptyset$ 3 $\overline{05}$ 06 $\overline{1p}$ $\overline{C0}$ S2 + $\emptyset$ 3 $\overline{05}$ 06 $\overline{124}$ Note that S2 is reset at the beginning of each cycle at T24, then if S1 is set indicating like signs of A and C, S2 performs a borrowing function on C23 and S4. S4 contains the same bits that An will contain on the next cycle. At Tp the S2 flip-flop is reversed if C is positive so that at the following T24 time, S2 will be set if, and only if, arithmetic is to be performed during the following cycle time. S3 is set by S2 at T24 and allows arithmetic while S2 performs another "pseudo" subtraction. S3 is reset each Tp time and is set at T24 only if S2 is high at T24. S4 actually receives the output of the adder. The inputs of the adder are An on one side and the product of S3 C23 on the other. If S1 is set, the adder actually subtracts since Cz will borrow rather than carry. If S1 is reset, the adder adds. Because of the algorithm, the sign of A will not change unless the original magnitude of A was larger than that of C. In this case, the algorithm cannot prevent a sign change. The overflow flip-flop is set on the sign change. $80f = 03 \overline{05} 06 \overline{S8} \text{ Tp (An } \overline{S4} + \overline{An} S4)$ In this term, An contains the old sign and S4 contains the new computed sign. The A register was shifted left one bit position during the first $\emptyset$ 3 cycle. Xz = An F3 06 Yz = F3 S3 C23 The most significant bits of B are picked up by S4 at each Tp time, and held there two clock times so that the word in A can be read at S4 from T23 to Tp time (25bits). The quotient bits are shifted into the least significant bit of the B register, by presetting S6 correctly at T24. $8S6 = \emptyset 3 \overline{05} 06 T24 (S1 S2 + \overline{S1} \overline{S2})$ $rS6 = 03 \overline{05} 06 \text{ Tp}$ S5 determines each cycle time if the magnitude of C equals the magnitude of A. It does this with the aid of S7. The purpose of determining magnitude equality is for the clean up phase, Ø3 S8. S7 is reset at each Tp. If S1 is reset indicating that the signs are unlike, then S7 is set with the first "one" from C23. The function S7 C23 + S7 C23 presents C in such a manner that it can be compared bit by bit with the word in A to determine magnitude equality. S5 is reset at each T24 and is set if the output of the adder does not compare with this function in any bit position. If S5 remains reset until Tp, the magnitudes are equal which is important during the clean-up cycle. At the completion of 24 cycle times, the S8 flip-flop is set at Tp. The 24 cycles are counted by S9 through S13 at each $\emptyset$ 3 T23 time. During the one cycle of $\emptyset$ 3 S8 the A register is shifted right and placed into the B register. The quotient in B is sent to A. In addition, the following table indicates other functions to be performed: S5 S1 = nothing S5 SI = Add one to quotient $\overline{S5}$ S1 = clear remainder and add one to quotient $\overline{S5} \overline{S1} = clear remainder$ At $\emptyset$ 3 S8 T24, the S1 flip-flop is reversed if S5 is set. Then S1 is used, regardless of S5, as a carry to add one to the quotient in B as it is transferred to A. $sAw = Ø3 \overline{05} 06 S8 (Bn \overline{S1} + \overline{Bn} S1) + - - -$ $sS1 = 0/3 \overline{05} 06 S8 S5 \overline{S1} + - - -$ $rS1 = Q3 \overline{05} 06 S8 S5 S1 + Q3 \overline{05} 06 S1 \overline{Bn} S8 \overline{T24} + - - -$ The remainder in A is transferred to B and shifted right. It is cleared to zero if S5 is reset. $sBw = \emptyset 3 \ \overline{05} \ 06 \ S8 \ S5 \ Ae$ The overflow flip-flop can also be set if the one, which may be added to the quotient, changes the sign of the quotient from positive to negative. This takes care of the cases: $$Q = \frac{+N}{+N} = +1 \text{ or } Q = \frac{-N}{-N} = +1 = \text{overflow}$$ $$sOf = Ø3 \overline{05} 06 S8 \overline{Bn} S1 T0$$ There is also the case: $$Q = \frac{+ N + \delta}{+ N}$$ where is a small quantity initially in the B register. In this case S5 remains reset until the first non-zero bit is shifted into A. At this time, the overflow flip-flop is set: $$sOf = \emptyset 3 \overline{05} 06 \overline{S8} Tp \overline{An} \overline{S5} Ar$$ In this term, Ar contains the one bit from the B register after it has been sent through the A register delay circuits the first time. Finally there is the analogous case: $$Q = \frac{-(N+f)}{+(N-1)}$$ where $\int$ is enough to stop the sign from changing but allows the remainder to become larger than the denominator. The first cycle of $\emptyset$ 3 $\overline{58}$ , D5 is low and thereafter it is high. $$sD5 = Ø3 \overline{05} 06 Tp + - - -$$ During the first cycle S5 makes a slightly different comparison if the numerator is negative. This is because S7 is preset during phase $\emptyset$ 1. $$sS7 = Ø1 \overline{05} 06 Tp Aw$$ and is reset by the first "one" in C23 if the signs are alike. $$rS7 = Ø3 \overline{05} 06 \overline{S8} \overline{Tp} \overline{T24} C23 S1$$ The overflow flip-flop is set if S5 is still reset at the end of the first cycle and the numerator is negative (S4). $$sOf = \emptyset 3 \overline{05} 06 \text{ Tp S4 } \overline{S5} \overline{D5}$$ It can be seen that if the overflow is set, particularly if it is set due to a sign change of A, the results of the division are almost meaningless and cannot be salvaged by programming except by shifting and dividing again. At Ø3 S8 T0, the Sk flip-flop is set. This forces phase Ø7 and also causes the P register to be incremented. The memory is then pulsed to access the next instruction. #### 920 DIVIDE EXAMPLE # (using 6-bit instead of 24-bit registers) | S3 T23 | A Register | B Register | S2 Tp | |--------|-------------------|--------------------|-------| | | During Ø3 | | | | 0 | 010010 | 000000 | 0 | | 1 | 001011 | | | | | 000111 | | • | | _ | 001110 | 000001 | 0 | | 1 | 001011 | | | | | 000011 | | | | | 000110 | 000011 | 1 | | 0 | 001100<br>001011- | 000110 | 0 | | ' | | | | | | 000001<br>000010 | 001101 | 1 | | 0 | 000100 | 011010 | i | | | At Ø3 S8 T24, | S1 and S5 are high | | | | | 51 and S5 are high | | #### MEMORY PARITY #### MEMORY PARITY GENERATION The memory has a capacity for 25-bit words. One of these bits is used for parity. The total number of ones in any word in memory, including the parity bit, must be even. If a word read out of memory has an odd number of ones, then normally the computer will halt and the memory parity indicator on the control panel will be lit. Parity is automatically generated on words stored in the memory. The C24 flip-flop generates parity on words entering the C register serially. It counts ones in the C0 flip-flop as the entering bits step through; it counts from T22 to Tp. $$sC24 = (\overline{T24} \ \overline{T23}) \ C0 \ \overline{C24}$$ $rC24 = (\overline{T24} \ \overline{T23}) \ C0 \ C24 + T23 + St$ The C24 flip-flop is transferred to M24 with the rest of the C register when Mxc is actuated. This is at T24 time. Even on the parallel input (PIN) instruction, C24 generates parity by shifting the contents of C serially in phase Q4. ## MEMORY PARITY CHECKING The Cp flip-flop checks parity on words read from memory. It counts ones as they step out of the C register at C23. It is preset by the parity bit from memory. If, after it has counted all the ones, it is left set, it will cause Ht to be set and the computer will halt. When the Control switch is in the Idle position and Go and Ht are both reset, which is normal, Cp is reset every T24 time. It may be set at Tp for one pulse time, if the parity bit in memory M24 is set, but Cp will be reset again at T24. When the Control switch is moved and Go is set, Cp will properly preset at the same time Go is set. $$sCp = M24 Tp \overline{Ht} \overline{Ts} + - - - rCp = \overline{Go Ht} T24 + - - -$$ During any phase that parity is not being checked it will be turned off at TO time. $$rCp = (\overline{F1} \overline{F2} \overline{Ts} \overline{Wp} + 01 Q4 + 03 Q6) \overline{Ts} \overline{Ht} \overline{10}$$ Cp is preset by the memory parity bit and then is complemented by every "one" stepping out of the C register at C23 during certain phases. The above term gives the phases when parity is checked. If at Tp the Cp flip-flop is set, an odd number of ones must have come from memory. If so, an error is indicated and Ht is set to halt the computer, where Kp is from the Parity switch on the control panel and is true in the halt position. When both Cp and Ht are set, they lock each other set. The gate Cp Ht controls the parity error light on the control panel. When Cp and Ht are set, the Control switch is inoperative because Ht will not reset. The computer idles because Go will reset at the completion of the instruction. The computer is inoperative until the Parity switch is placed in the continue position and the Control switch is returned to Idle. The Cp flip-flop will not trigger when Ht is set until the parity switch is placed in Continue. Parity is not checked on certain instructions from the memory. These are the instructions that use phase $\emptyset$ 5 (00, 02, 20, 40, 46). Other operation codes that are not used also cause $\emptyset$ 5 and they are not parity-checked (04, 06, 22, 24, 26, 42, 44). The reason is that the C register cannot shift during phase $\emptyset$ 5. Words from the memory delivered to the W or Y Buffer during a time-share interlace are not parity-checked. Ts inhibits the check. When the computer is locked up with a parity error (Cp Ht), an interrupt request will not re-start the computer. rHt = $$\overline{Kg}$$ Int $\overline{Cp}$ + - - - The first instruction executed when starting or stepping will not be checked because this instruction may have been manually generated by the operator, using the control panel. This is accomplished by inhibiting Cp when Wp is on. $$sCp = - - (\phi 0 \overline{Wp} \overline{Ts} + - - -) \overline{Cp} C23$$ $rCp = - - (\phi 0 \overline{Wp} \overline{Ts} + - - -) Cp C23$ Wp will always be turned on during the idle phase, and it will be turned off at Tp time at the end of the first phase Q0. $$rWp = (Go \overline{Tsw} + \overline{Tsy}) \overline{Tsm} Tp + - - -$$ #### **IMPLEMENTATION** The algebraic equations discussed in preceding sections are implemented in the computer using diode-transistor logic (DTL). The diode-transistor circuits are all silicon and are divided into several module types. Each of these modules uses printed circuit techniques on glass epoxy boards. The output signal levels for the circuits are: one = true output = + 9.5v to + 6.5v zero = false output = + 0.6v to 0.0v The supply voltages to all circuits are +25, +8, 0v, and -25 v. The following descriptions are of individual circuit types and do not represent the contents of any actual module. #### GATES #### AND Gates The algebraic expression ABC represents an "AND" expression and is implemented by the use of an AND gate composed of diodes and resistors. The function of an AND gate is that it will yield a high output (true) only if all of its inputs are true. Logic Diagram: The AND gate operates as follows: If any one of the inputs is false (0 volts), it must absorb the full load of Rg and the output point (ABC) will fall to 0 volts (except for the forward drop at the diode); when all three inputs are true (approximately + 8v), the output point will be at the potential of the most negative of the inputs. #### OR Gates The algebraic expression A + B + C represents an OR expression and is implemented through the use of an OR gate composed of diodes and resistors. The OR gate shown below generated the logical OR function of several input signals. The input signals may be provided by inverters, buffers, or flip-flops. If any one of the input terms is true (+8v), its output point, V1, V2, or V3, will be at + 8 and will hold the output V4 true, and the other two OR diodes will be back-biased unless a similar condition exists. #### AND-OR Gate AND-OR expressions such as AB + C can be implemented in the following manner: #### Logic Diagram: Schematic Diagram: This circuit operates essentially the same as the previously described OR gate with additional diodes on the input to form AND gates. Or it can be said that all OR gates must be fed from AND gates, though they may have a single term, as in the previous case. An OR gate can be formed by connecting one input terminal of each of several AND gates. The resulting OR output must be connected to the input terminal of an Inverter, Buffer, or a flip-flop. #### AND-OR-AND Gate An algebraic AND-OR-AND expression, such as (AB + C) DE, can be implemented in the following manner: # Note that if D or E goes false they will absorb the current load of both Rg resistors and the output will be false as well as points V1 and V2. #### INVERTERS, BUFFER AMPLIFIERS, AND FLIP-FLOPS #### Inverters An inverter circuit generates the inverse of the output of any gate. The input circuit has a Zener diode to provide a stable input threshold of approximately + 3 volts. This reduces noise problems as it essentially provides noise rejection. This Zener also clamps input signals to approximately + 3 to + 6 volts through the base emitter junction of the transistor. #### Logic Diagram: To invert a single input signal an AND gate or an AND-OR gate coupling circuit is used with an inverter and must be fed from isolated circuits. The A output uses a high loss magnetic element to reduce ringing on long connecting lines. ## Buffer Amplifiers A buffer amplifier generates a buffered signal from the output of any gate. The input circuit has a Zener diode to provide a stable input threshold of approximately + 3 volts. The rules for coupling to the input are the same as those for the inverter. #### Logic Diagram: #### Schematic Diagram: #### Flip-Flops Two basic types of flip-flops are used. The first is a standard, set-reset flip-flop shown below. All flip-flops are clocked on input and clock is always transformer-coupled. The clock signal is approximately 100 nanoseconds wide (positive signal) and the flip-flop will trigger on the trailing edge. The Bo and Bo outputs use special high loss magnetic elements to reduce line ringing and are used for outputs where the wire length is considerable. The (B) output is used for additional source power and can be coupled directly to B or to a separate load resistor and used independently. The second type of flip-flop is the repeater. This flip-flop cannot set or reset if the "hold" input is false. If the hold input is true the flip-flop will reset if there is no true input present on the set side. This flip-flop has similar outputs to the Rs-type but also has a DC set input and a special input from the dynamic register card. REPEATER FLIP-FLOP #### DICTIONARY OF COMPUTER LOGIC TERMS Add The output of the full adder gate whose inputs are Xz (augend) and Yz (addend) Аe The "A early" flip-flop for the A register. It is part of the A register recirculation loop. It is fed by Ar and, in turn, normally feeds An. An The "A now" flip-flop for the A register. It is part of the A register recirculation loop. It is fed by Ae and, in turn, normally feeds Aw. It presents the bits in A in time with the timing counter. Anr The gate blocking recirculation of the A register (A not recirculate). An amplifier used in multiplication that amplifies An. Αp Ar The "read" flip-flop for the A register (feeds An). It is part of the A register recirculation loop. AwThe "write" flip-flop for the A register (feeds A) and is fed by An. Be The "B early" flip-flop for the B register. It is part of the B register recirculation loop. It is fed by Br and, in turn, normally feeds Bn. Bn The "B now" flip-flop for the B register. It is part of the B register recirculation loop. It is fed by Be and, in turn, normally feeds Bw. It presents the bits in B in time with the timing counter. Bnr The gate blocking recirculation of the B register (B not recirculate). BrThe "read" flip-flop for the B register (feeds Bn). It is part of the B register recirculation loop. Buc A control term sent to the W Buffer, derived from the EOM instruction. Bw The "write" flip-flop for the B register (feeds B) and is fed by Bn. C0-C23 The 24 repeater flip-flops of the C register. Cd0-Cd23 The C register input data lines. C24 The flip-flop which sets the parity of the C register when C shifts. Cg The gate which "enables" the C register. Cp The flip-flop which checks parity as the C register is shifted. Cs The gate which shifts the C register right. Cxi The transfer term for the external signals on a PIN instruction. Cxm The transfer term for transferring the contents of the M register to the C register. Cz The "Carry" flip-flop for the full adder. D1-D6 Flip-flops used in multiplication and for register exchange. En The flip-flop which "enables" the interrupt system. This flip-flop is under program control. En The manual "enable" switch. This switch overrides En. Eom The output or execute term for the EOM (02) instruction. End The gate which represents the last cycle or last two cycles of the instruction being executed. Ex The "exchange" flip-flop. It controls the transfer of contents between registers during the exchange operation. F1, F2, F3 The three flip-flops which constitute the phase counter. Go The control flip-flop which allows computation or operation. (H) The external Halt signal. Ht The control flip-flop which forces the computer to halt. Ia The "indirect address" flip-flop. This flip-flop is also used in incrementing the P register. The term which signals to the interrupt logic that the interrupt subroutine is complete. Ie The term signaling that the interrupt subroutine is entered. Ij The signal indicating that a "single-instruction" interrupt channel has requested an interrupt. Int The "Interrupt" flip-flop. This flip-flop inhibits the reading of the next instruction and forces a transfer. Ioc The input control signal derived from Eom. Ip1, Ip2,--- A flip-flop which indicates in its set condition that the computer has entered the interrupt program. Ir The "request" for interrupt signal from the interrupt logic to the computer. Is The "request" for interrupt signal from the power fail-safe logic to the computer. Is1, Is2- - -A flip-flop which indicates in its set state that there is a request for interrupt present. The Index flip-flop. This flip-flop controls indexing and is time-Ixshared in several other operations. J1-J23 23 serial adder outputs used in multiplication. A signal from the register display switch to display the A register. (Ka) (Kb) A signal from the register display switch to display the B register. The signals from the "breakpoint" switches. (Kb4) (Kc) A signal from the register display switch to display the C register, (or all registers home). The individual switches for manually setting the C register from the front panel. The manual switch for clearing the C register. Kf The "fill" switch for starting the computer. A signal from the control switch that it is in the "run" position. A switch on the control panel which allows a memory parity error to halt the computer. The switch which "holds" the P register at its present count. (Kr) A signal from the control switch that it is in the "step" position. (Ks) L1-L14 The address lines to memory from the S (address) register. M0-M24The 25 flip-flops of the M (memory) register. Ma0-Map The inputs to the discriminators from the sense amplifiers in memory. The gate which clears the memory register, M, and pulses memory Mc to start its read-write cycle. Md0-Md24 The inputs to the M register from the discriminators in memory. Mdt The memory digit timing signal (enables inhibit current). Me The 'memory enable' signal from the start-up, shut-down relays, (Me) is normally high. Mg The flip-flop which gates all memory operations. Mh A signal which disables certain gates during multiply (multiply hold). Mrt The read timing gate for memory. Ms The memory strobe, the gate which transfers the contents of memory into the M register. It is true at T2 of the memory cycle. Ms0-Msp The inputs to the sense amplifiers from the sense windings in memory. Mt An amplifier that is true during the execution of multiplication. Mu An amplifier that is true during part of the execution of multiplication. Mwt The "write timing" gate for memory. Mxc The transfer term for transferring the contents of the C register into the M (memory) register for eventual storage. N9-N14 The address lines decoded from Ncl---which specify the address of the interrupt subroutine. Nc1--- The address terms from the interrupt logic specifying the address of the interrupt subroutine. Ø0-Ø7 The decoded signals from the phase counter representing the eight phases of operation. 01-06 The six flip-flops constituting the instruction register. Oc The gate which clears the O (instruction) register. Of The "overflow" flip-flop. Oxc The transfer gate for transferring the instruction code from the C register to the O register. P1-P14 The 14 repeater flip-flops constituting the P register (program counter). Рg The term which "enables" the P register. Pin This term is equal to Cxi Ql. P0 The "program operator" flip-flop. This flip-flop is also time-shared on other operations. Pot 1 The transfer gate for the POT instruction (T24-Tp). Pot 2 The transfer gate for the POT instruction (T16-T2). Q1-Q6 The six flip-flops which make up the pulse counter. Rf The "ready" flip-flop which indicates that the external device is ready to receive or ready to transmit data. Rt The external ready signal used to set the Ready flip-flop (Rf). Rti The ready pulse for computer to computer operation, or can be used to reset the external device on a PIN instruction. Rw A "current" direction term for the memory during read. S1-S14 The 14 flip-flops which make up the S or address register. Sc The gate which clears the S (Address) register. Sio An externally fed inverter for additional skip inputs (system input/ output). SkThe "skip" flip-flop which designates the next instruction from L + 2 instead of L + 1, where L is the present location. Sks The gate representing all inputs for the skip if M instruction, where M (the address) designates the particular input. Ss "S register step" decrements the S register by two during shift and divide instructions. Ssc An externally fed inverter for additional skip inputs (systems communication). St The external "start" switch. Sxc The transfer gate for transferring the contents of C to S. SxnThe transfer gate for transferring the interrupt address to S. Sxp The transfer gate for transferring the contents of P to S. Sys A control signal for systems communication derived from EOM. T0-T23The 24-bit pulse times making up the programmable section of the computer word. T24, Tp The two buffer pulse times in the computer word. Ts The "time-share" flip-flop; when Ts is true other operations idle. Tsm The "memory time-share" flip-flop derived from Ts which transfers control of memory to the interlace register. The "now" or "read" flip-flop for the W Buffer. It is the output. Wn The flip-flop which designates W as the buffer which is to Wр participate in the time-share operation. A "current" direction term for the memory during write. $\mathbf{W}\mathbf{r}$ The "now" or "read" flip-flop for the X register. Xn Xnr The gate which blocks recirculation of the X register (X not recirculate). The "write" flip-flop for the X register. $\mathbf{X}\mathbf{w}$ XzThe augend input to the full adder. The addend input to the full adder. $\mathbf{Y}\mathbf{z}$ #### CONDENSED COMPUTER LOGIC EQUATIONS #### A REGISTER $$sAe = Ar \left( \overline{Q3} \ 05 \ \overline{06} \right) (Q1 + Q2 + S8 \ \overline{Q3}) + Ar S8$$ $$rAe = \overline{Ar} \left( \overline{Q3} \ 05 \ \overline{06} \right) (Q1 + Q2 + S8 \ \overline{Q3}) + \overline{Ar} S8$$ $$sAn = Ae \left\{ (03 \ 05 \ \overline{06}) \ (Q1 + Q2 + S8 \ \overline{Q3}) \right\}$$ $$rAn = \overline{Ae} \left\{ (03 \ 05 \ \overline{06}) \ (Q1 + Q2 + S8 \ \overline{Q3}) \right\}$$ Anr = $$(64, 65, 66, 67) + \emptyset3$$ $$(76) + 0102030405\overline{06} \phi 6$$ $$(62) + \phi 4 \ 01 \ 05 \ \overline{06}$$ $$(46) + \overline{02} \, \overline{03} \, 04 \, \overline{T6} \, C23$$ $$(46)$$ + $02 \overline{03} 04 Ts C20$ $$(46) + \overline{02} \, \overline{03} \, 04 \, \overline{Ts} \, C16$$ (64) $$+ 03040506 \text{ Ts} \text{ F}3$$ (46) $$+ \overline{02} \overline{03} 04 \overline{Ts} C14$$ ## High Power Drivers $$Ap = An \overline{F1}$$ $$\overline{Ap} = (\overline{An} + F1) F3$$ - + Anr An Ts - + Anr An Tp - + Anr Aw Tp Ts - (76) + Anr 01 02 03 04 C23 - $(16-17) + \overline{01} \ \overline{02} \ 03 \ 04 \ 06 \ 05 \ An \ \overline{C23}$ - $(16-17) + \overline{01} \ \overline{02} \ 03 \ 04 \ 06 \ 05 \ \overline{An} \ C23$ - $(16, 14) + \overline{01} \ \overline{02} \ 03 \ 04 \ \overline{06} \ \overline{06} \ An \ C23$ - (66) + $\emptyset 3 05 \overline{06}$ Ar $\overline{58}$ TI TO - (66) + $\emptyset$ 3 05 $\overline{06}$ Ae S8 $\overline{10}$ - (66) + $\emptyset$ 3 05 $\overline{06}$ (T1 $\overline{58}$ + T0) $\overline{51}$ Aw - (66) + $\phi$ 3 05 $\overline{06}$ (T1 $\overline{58}$ + T0) S1 Bn $\overline{53}$ - (67) + $\emptyset$ 3 05 06 S4 S8 - $(67) + \emptyset 3 05 06 S5 \overline{S8}$ - (46) + 02 03 04 Ts C20 Bn - (46) + 020304 Ts C16 Xn - + Anr Ex C23 - (65) + $\emptyset 3 \overline{05} 06 S8 \overline{Bn} S1$ - $(54-57) + 01 \overline{02} 03 04 \emptyset 6$ Add - (46) $+ \overline{02} \overline{03} 04 \overline{Ts} C14 \overline{P0} An$ - (46) $+ \overline{02} \, \overline{03} \, 04 \, \overline{Ts} \, C14 \, P0 \, \overline{An}$ - (64) $+ \emptyset 1 Cz \overline{An} Anr$ - (64) $+ Ø1 \overline{Cz} An Anr$ - $(64) + Mt \overline{Cz} C23$ - (64) + Mt Cz $\overline{C23}$ ## B REGISTER \*Be = Br $$\overline{(Q3\ 05\ \overline{06})}$$ (Q1 + Q2 + S8 $\overline{Q3}$ ) Mh + Br S8 Mh + Mt C14 M15 (Ap + $\overline{F3}$ ) rBe = $$\overline{Br} \left\{ (\overline{\phi}3\ 05\ \overline{06})\ (\Omega1 + \Omega2 + S8\ \overline{\Omega3}) \right\} \overline{Mh}$$ + $\overline{Br}\ S8\ \overline{Mh}$ + $Mt\ \overline{C14}\ (\overline{M15\ Ap})$ + $\overline{05}\ 06\ \phi3\ T24$ + $Mt\ T0\ F1$ $$sBn = Be \left\{ (\overline{\phi}3\ 05\ \overline{06})\ (\Omega1 + \Omega2 + S8\ \overline{\Omega3}) \right\} \overline{Mh} + Mt C 15 M 16(Ap + \overline{F3})$$ $$rBn = \overline{Be} \{ (\overline{Q3} \ 05 \ \overline{06}) \ (Q1 + Q2 + S8 \ \overline{Q3}) \} \overline{Mh} + Mt \ \overline{C15} \ (\overline{M16} \ \overline{Ap}) + \overline{C15} \ \overline{06} \ \overline{Q3} \ T24$$ Bnr = (75) + 01 02 03 04 $$\overline{05}$$ 06 $\phi$ 6 (46) + $\overline{02}$ $\overline{03}$ 04 $\overline{Ts}$ C22 (46) + $\overline{02}$ $\overline{03}$ 04 $\overline{Ts}$ C21 (46) + $\overline{02}$ $\overline{03}$ 04 $\overline{Ts}$ C18 + Ex $\overline{D1}$ D2 + Ex $\overline{Kb}$ + $\phi$ 3 (64) + $\overline{03}$ 04 $\overline{05}$ $\overline{06}$ $\overline{Ts}$ F2 | s Bw | <b>=</b> | |------|-------------------------------------------------------------------| | | + Box Bn | | (75) | + Bnr 03 C23 | | (46) | $+ \overline{02} \overline{03} 04 \overline{Ts} C21 An$ | | (46) | $+ \overline{02} \overline{03} 04 \overline{Ts} C18 Xn$ | | (66) | + Ø3 05 06 Br S8 T0 T1 Mh | | (66) | + Ø3 05 06 Be S8 T0 | | (66) | $+ \phi 3 05 \overline{06} \text{ An } (\overline{58} \ T1 + T0)$ | | (67) | + <b>Ø</b> 3 05 06 S6 S8 | | (67) | + <b>Ø</b> 3 05 06 S7 <del>S8</del> | | (65) | + <b>Ø</b> 3 <del>05</del> 06 <del>S</del> 8 <b>S</b> 6 | | | + Bnr Ex C23 | | (65) | + Ø3 05 06 S8 S5 Ae | | (64) | + Mt An | ## C REGISTER sC0 = $$(30) + ^{\circ} Q 4 \overline{01}, \overline{04} \overline{05} (Yn)$$ $$(37)$$ + $\emptyset 4 04 05 06 Xn$ $$(32) + \phi 4 \overline{01} \overline{04} 05 \overline{06} Wn$$ $$(33)$$ + $04\overline{01}$ $04$ 06 C23 (35) $$+ \phi 4 04 \overline{05} 06 \text{ An}$$ (62) + $$\phi$$ 4 01 05 $\overline{06}$ An $$(60,61)$$ + $\emptyset 4 01 \overline{05} C23 \overline{Cz}$ $$(60,61)$$ + $\emptyset 4 01 \overline{05} \overline{C23} Cz$ $$(01, 41, 43) + 00 \overline{1} \overline{a} \overline{02} \overline{03} P14 Q2$$ (43) + $$\phi 0 \ \overline{1} a \ \overline{02} \ \overline{03} \ 0f \ T0$$ (63) $$+ \phi 4 0105 06 \text{ Add}$$ $$+ \ Ts \ \widehat{ (Yn)} \, \overline{Wp} \ \overline{Tp}$$ Also sC4, sC5, sC7, sC22 with (Kf) # C register enable # Shift C Cs' = Ts $$(\emptyset 4, \emptyset 6)$$ + F1 $\overline{F3}$ $(\emptyset 0, \emptyset 1)$ + $\overline{F1} \overline{F2}$ $(65)$ + $(\emptyset 3 \overline{05} 06)$ + Ex + $\overline{St}$ + $\overline{Kcr}$ Cs = $\overline{Tp} \overline{T24} Cs'$ # Transfer Memory to C Cxm' = $$\overline{P0} \neq 00 \overline{Ia} \overline{02} \overline{03} 01 \neq 00$$ + $$Tsm W9 Wp Ts$$ + $Tsm Y9 \overline{Wp} Ts$ + End Go + Ht Int D1 D2 Ts Cp Cxm = Cxm' Tp ## Transfer Inputs to C $$Cxi = \emptyset 2 \ 06 \ 02$$ ## Parity Generation $$sC24 = \overline{T23} \overline{T24} C0 \overline{C24}$$ $$rC24 = T23$$ # Parity Check $$sCp = M24 Tp \overline{Ht} \overline{Ts}$$ $$+\overline{Cp}$$ C23 Ht $\overline{Tp}$ $\overline{T24}$ ( $\overline{F1}$ $\overline{F2}$ $\overline{Ts}$ $\overline{Wp}$ + $Q4$ 01 + $Q6$ 03) $$rCp = \overline{G0} \overline{Ht} T24$$ + Cp C23 $$\overline{\text{Ht}}$$ $\overline{\text{Tp}}$ $\overline{\text{T24}}$ ( $\overline{\text{F1}}$ $\overline{\text{F2}}$ $\overline{\text{Ts}}$ $\overline{\text{Wp}}$ + $Q4$ 01 + $Q6$ 03) Parity error light = Cp Ht Halt light = $\overline{Cp}$ Ht # Carry sCz - (56, 57) + Tp Ø0 01 02 04 05 Xw $(\phi_0, \phi_4, \phi_6) + \overline{F3} \overline{Tp} \overline{T24} \overline{T0} Xz Yz \overline{Cz} \overline{Ts}$ (54, 74) + \$\overline{9}6\$ T24 \$\overline{05}\$ \$\overline{06}\$\$ 04 (60,61) + 01.05 04 T24 (65) $+ \overline{05} 06 \ \emptyset 3 \ \overline{T24} \ \overline{S1} \ Xz \ Yz \ \overline{Cz}$ (65) $+ \overline{05} 06 \bigcirc 3 \overline{T24} S1 \overline{Xz} Yz$ $(64) + \emptyset 1 Rf An T24$ (64) + Mt Rf C23 rCz = + TO F3 Ts FI + Ø0 Ix Tp (Ø0, Ø4, Ø6) + F3 T24 Xz Yz Cz Ts $(65) + \overline{05} \ 06 \ \emptyset 3 \ \overline{S1} \ \overline{Xz} \ \overline{Yz} \ Cz$ $(65) + \overline{05} \ 06 \ \emptyset 3 \ S1 \ Xz \ \overline{Y}z$ + Ø3 T24 + St # Multiply (MUL) Carry Flip-Flops $$sD1 = \mathbf{E} \times \mathbf{T0} \quad \overline{D1} \quad \mathbf{K} \times \mathbf{K} \times \mathbf{F3}$$ $$+ \mathbf{E} \times \mathbf{T0} \quad \overline{D1} \quad \mathbf{K} \times \mathbf{K} \times \mathbf{F3}$$ $$sD2 = Ex T0 \overline{D2} \overline{Kx}$$ + $Ex T0 \overline{D2} \overline{Kx}$ + $Mt C18 M19 (Ap + \overline{F3})$ **SD3** = Mt C19 M20 (Ap + $$\mathbf{F3}$$ ) $$\mathbf{rD3} = \mathbf{Mt} \overline{\mathbf{C19}} (\overline{\mathbf{M20}} \mathbf{Ap}) + \mathbf{\phi} \mathbf{0} \mathbf{Go}$$ $$sD4 = Mt C20 M21 (Ap + \overline{F3})$$ $$rD4 = Mt \overline{C20} (\overline{M21 Ap}) + \emptyset 0 Go$$ sD5 = Mt C21 M22 (Ap + $$\overline{F3}$$ ) (65) $$+ \phi 3 \overline{05} 06 \text{ Tp}$$ rD5 = Mt $$\overline{C21}$$ ( $\overline{M22}$ Ap) + $\phi$ 0 Gb sD6 = Mt C22 M23 (Ap + $$\overline{F3}$$ ) $$rD6 = Mt \overline{C22} (\overline{M23 Ap}) + \phi 0 Go$$ # End $$(\emptyset 5 \ \emptyset 7) + F1 F3 \ \overline{Ts}$$ $$(\emptyset 6 \ \emptyset 7) + F1 F2 \ \overline{Ts}$$ $$(01) + Q0 \overline{1} \overline{a} \overline{02} \overline{03} \overline{01}$$ ## Enable $$sEn = Eom C10 \overline{C11} C22 To$$ ## Eom Signals $$Eom = \emptyset 5 \overline{01} 05$$ # System Communications $$(Sys) = \phi 5 \overline{01} 05 \overline{C9} C10 C11 Q1$$ # Input/Output Control $$Ioc = \emptyset 5 \overline{01} 05 \overline{C10} C11 Q1$$ # Buffer Control Buc = $05\overline{01}05\overline{C10}C11$ #### Exchange C and A, B or X rEx = T0 F1 #### Phase Flip-Flops $$sF1 = Tp \overline{Ts} (Sk + P0 + 04)$$ $$(14-17, 34-37, 54-57, 74-77) + Tp \overline{Ia} 00 03 04$$ $$41, 43, 50-53, 60-63, 70-73) + Tp \overline{Ia} 00 01 \overline{04}$$ $$(10-13, 30-33) + Tp \overline{F1} \overline{F3} \overline{01} 03 \overline{04} \overline{Ia} \overline{Ts} Rf$$ $$+ T24 \overline{Go}$$ $$+ 00 T24 \overline{Ia} Go \overline{C5} \overline{C8} \overline{C2} (\overline{C3} + \overline{C4})$$ $$rF1 = Tp End \overline{Sk}$$ (1-, 3-, 5-, 7-) + Tp $$\overline{Ia}$$ $\phi$ 0 03 $$rF2 = Tp End \overline{Sk}$$ $$+ T24 Ø6 \overline{01} 02 03$$ + T24 $$\overline{\text{la}}$$ $\phi$ 0 Go $\overline{\text{C5}}$ $\overline{\text{C8}}$ $\overline{\text{C2}}$ $(\overline{\text{C3}}$ + $\overline{\text{C4}})$ $$(64-67)$$ + Tp $\overline{la}$ $\phi 0$ 02 $\overline{03}$ 04 (66, 67) + T9 05 $$\overline{\text{La}}$$ $\phi$ 0 02 $\overline{03}$ 04 rF3 $$=$$ Tp End $\overline{Sk}$ ## Phases #### Control Flip-Flops sGo = $$\overline{D1}$$ $\overline{D2}$ $\overline{Ts}$ $\overline{Tp}$ $\overline{Ht}$ ( $\overline{Ks}$ + $\overline{Kg}$ $\overline{Mg}$ $\overline{Kf}$ ) sHt \* (00) $$+ \phi_5 \text{ TO } 01 \ 02 \ 05 \text{ Int}$$ $$+$$ $(Kf)$ $\overline{Wp}$ #### Indirect Addressing sIa = $$\phi 0 \overline{1a} T24 Go \overline{C2} C9$$ $$(\phi 4, \phi 6) + T24 F1 \overline{F3} \overline{Ij}$$ + $$\phi$$ 0 Ia T24 Go C2 C5 C8 (C3 + C4) $$(\emptyset 1, \emptyset 3) + \overline{F1} F3 \overline{Ts} Aw T1$$ rIa = $$T24 \phi 0 \text{ Go } \overline{C9} \text{ Ia}$$ $$(41,51)$$ + $\overline{C23}$ Ø6 01 $\overline{02}$ $\overline{04}$ $\overline{05}$ 06 $\overline{T24}$ + T0 F1 + T24 Ø3 ## Interrupt ## Interrupt Subroutine Exit Ib = $$00$$ Ia $01$ $02$ $03$ 06 (T22 - T17) + $(T22 - T17)$ + Ij (T22 - T17) F1 $(T3)$ # Interrupt Subroutine Entry $Ie = Int \overline{F1}, (T22 - T17)$ #### Index Flip-Flop sIx = $$\phi_0$$ T24 C1 + 05 06 $\phi_3$ T23 $\overline{S8}$ (67) + 05 06 $\phi_3$ T24 S8 (46) + $\overline{02}$ $\overline{03}$ 04 $\overline{Ts}$ Q1 Q4 C17 Xnr (54-57) + 01 $\overline{02}$ 03 04 $\phi_6$ T14 C2 (64) + Mt C16 M17 (Ap + $\overline{F3}$ ) rIx = (67) + 05 06 $\phi_3$ $\overline{T24}$ Ix Xn (66, 67) + $\phi_0$ $\overline{Ia}$ 02 $\overline{03}$ 04 05 Q1 + $\overline{Tp}$ $\overline{Mh}$ + $\overline{St}$ + Mt T0 F1 (64) + Mt $\overline{C16}$ ( $\overline{M17}$ Ap) # Multiply (MUL) Adders J1 = C0 S1 (M1 Ap) + C0 $$\overline{S1}$$ $\overline{M1}$ $\overline{(Ap + \overline{F3})}$ + $\overline{C0}$ S1 $\overline{M1}$ $\overline{(Ap + \overline{F3})}$ + $\overline{C0}$ $\overline{S1}$ (M1 Ap) J2 = C1 S2 (M2 Ap) + C1 $$\overline{S2}$$ $\overline{M2}$ $\overline{(Ap + \overline{F3})}$ + $\overline{C1}$ S2 $\overline{M2}$ $\overline{(Ap + \overline{F3})}$ + $\overline{C1}$ $\overline{S2}$ (M2 Ap) $J14 = C13 S14 (M14 Ap) + C13 \overline{S14} \overline{M14 (Ap + F3)} + \overline{C13} S14 \overline{M14 (Ap + F3)} + \overline{C13} \overline{S14} (M14 Ap)$ J15 = C14 Be (M15 Ap) + C14 Be $$\overline{M15}$$ (Ap + $\overline{F3}$ ) + $\overline{C14}$ Be $\overline{M15}$ (Ap + $\overline{F3}$ ) + $\overline{C14}$ Be (M15 Ap) $$J16 = C15 Bn (M16 Ap) + - - -$$ $$J17 = C16 Ix (M17 Ap) + - - -$$ $$J18 = C17 D1 (M18 Ap) + - - -$$ $$J19 = C18 D2 (M19 Ap) + - - -$$ $$J20 = C19 D3 (M20 Ap) + - - -$$ $$J21 = C20 D4 (M21 Ap) + - - -$$ $$J22 = C21 D5 (M22 Ap) + - - -$$ $$J23 = C22 D6 (M23 Ap) + - - -$$ # Address Lines to Memory $$\frac{L2}{\frac{1}{L14}} = S2 \overline{Tsm} + \overline{Iw} 11 Tsm Wp + \overline{Iy} 11 Tsm \overline{Wp}$$ $$= S14 \overline{Tsm} + \overline{Iw} 23 Tsm Wp \overline{Iy} 23 Tsm \overline{Wp}$$ Also provide L3 through L13. # Clear M + Tp Ts Tsm F3 06 # Load C to M Mxc = T24 P0 # Memory Pulse •Mg = Mc Ql Me St rMg = Mg Q2 Ql Q3 Q4 # Read Timing $Mrt = Mg \overline{Q2} (\overline{Q3} + Q4)$ ## Write Timing $Mwt = Mg Q2 (Mdt Q1 + \overline{Q3} Q5)$ # Digit Timing $Mdt = Mg Q2 \overline{Q3} + Mg Q2 Q4$ $Rw = Mg \overline{Q2}$ Wr = Mg Q2 (Mdt + Q1) # Memory Strobe $Ms = Mg T2 = Mg (T5 - T0) \overline{Q4} \overline{Q5} Q1$ $Mt = \overline{03} \ 04 \ \overline{05} \ \overline{06} \ F2 \ \overline{Tp} \ \overline{T24} \ \overline{Ts}$ $Mu = \overline{03} \ 04 \ \overline{05} \ \overline{06} \ F2 \ \overline{Tp} \ \overline{T24} \ \overline{Ts} \ (\overline{F1} + Q2)$ # Multiply Hold $\overline{Mh} = \overline{03} \ 04 \ \overline{05} \ \overline{06} \ F2$ # Memory Register Logic (25 flip-flops) \*MO = Mxc CO + Ms Md0 rM0 = Mc sM1 = Mxc C1 + Ms Mdl rM'1 = Mc and similar equations for M2 through M23: sM24 = Mxc C24 + Ms Md24 rM24 = Mc #### The 0 Register #### Clear 0 $0c = Tp End \overline{Sk}$ $(23) + \overline{01} \overline{03} 05 \text{ Tp } \overline{1a}$ # Transfer C to 0 $0xc = \emptyset 0 T24 \overline{Ia} Go \overline{C2}$ s01 = 0xc C3 r01 = 0c + Xnr 02 04 Xw Mc Q1 s02 = 0c $r02 = 0xc \overline{C4}$ s03 = 0xc C5 r03 = 0c s04 = 0xc C6 r04 = 0e s05 = 0xc C7 r05 = Oc s06 = 0xc C8 r06 = **Oc** #### Overflow Flip-Flop sOf + 01 02 03 04 \$6 TO Xz Yz Cz (54 - 57)+ 01 02 03 04 06 TO Xz Yz Cz (54 - 57) $+ \overline{03}$ 04 T0 $(\overline{05} + 06) \overline{Xz} \overline{Yz} Cz$ (60, 61, 63)+ (01 05 04 06 T0 Xz Yz Cz (63) $+ 03 05 06 \overline{S1} T0 An \overline{S4}$ (67)+ \$3 05 06 SI TO An S4 (67)+ \$3 05 06 \$\overline{\text{S1}}\$ T0 \$\overline{\text{S8}}\$ An \$\overline{\text{S5}}\$ (67)+ \$3 05 06 S1 T0 S8 An S5 (67)+ \$3 05 06 S8 Tp An S4 (65)+ \$3 05 06 58 Tp An S4 (65)+ $\emptyset$ 3 $\overline{05}$ 06 $\overline{S8}$ $\overline{Tp}$ $\overline{An}$ $\overline{S5}$ $\overline{Ar}$ (65)+ \$3 05 06 S8 Bn S1 T0 (65)+ \$6 01 02 04 05 06 03 C0 T24 (51)+ Mt T0 F1 Rf C23 Cz (64)+ $\phi$ 3 $\overline{05}$ 06 Tp S4 $\overline{S5}$ $\overline{D5}$ (65)rOf + Tp $\emptyset$ 0 01 $\overline{02}$ 04 05 (56 - 57)+ (St) + EOM C10 C11 C23 + Ø0 P0 T0 # Pin, Pot Pin = Cxi Q1 Pot 1 = F1 F2 F3 Ts 02 06 Pot 2 = $\emptyset$ 2 06 $\overline{02}$ Q1 ## Computer to Computer Rti = $04 \overline{01} \overline{04} 06$ # Programmed Operator **sP0 = Ø0 Ta T24 Go C2** + Mc Tp (46) $+ \overline{02} \overline{03} 04 \overline{T} \overline{T} \overline{D} \overline{T} 0 An$ rP0 = P0 T24 + (St) (46) $+ \sqrt{02} \ \overline{03} \ 04 \ \overline{Ts}$ T0 ``` P register enable = Pg * (Kr) Q2 Ts Go F1 Pg + (Kr) Q2 TsGo (P0 Ø0) (01, 41, + Kr Q2 Ts Go (Ø0 Ia 02 03) 43) + (St) = P0 Ø0 Q1 Q2 C8 •Pl + Ø0 Ia 02 03 Add (01, 41, 43) + Ø6 01 02 04 05 06 C23 Ia (41, 51) + $\phi 6 01 \overline{02} \overline{04} \overline{05} 06 \overline{C23} \overline{1a} (41, 51) + F1 (Ø6 01 02 04 05 06) La P14 Go + F1 (Ø6 01 02 04 05 06) la P14 Go sP2 = P1 = P2 sP3 ``` sP14 = P13 # Pulse Counter - $= \overline{Q3} \ Q5 \ Q6$ - $rQ1 = \overline{Q3} \overline{Q4} \overline{Q5}$ - $rQ2 = Q1 \overline{Q4} \overline{Q5}$ - $= \overline{Q3} \ Q4 \ \overline{Q5} \ \overline{Q6} + T0$ - $rQ3 = Q3 Q4 \overline{Q5} \overline{Q6}$ - $= \overline{Q4} \ Q5 \ \overline{Q6} \ Q1 + Q3 \ \overline{Q4} \ Q5 \ \overline{Q6}$ - $rQ4 = Q4 Q5 \overline{Q6}$ - $= \overline{Q5} \ Q6$ - rQ5 = Q5 Q6 Q1 + Q3 Q5 Q6 - rQ6 = Q6 #### Pulse Timing $$(T23-T10) = Q2$$ $$(T9) = Q1 \overline{Q2} Q3 \overline{Q4} \overline{Q5}$$ TO = $$\overline{Q1}$$ $\overline{Q2}$ $\overline{Q3}$ $\overline{Q5}$ $$\mathbf{Tp} = \overline{Q1} \ \overline{Q2} \ Q3 \ Q5$$ $$T24 = \overline{Q1} \overline{Q2} Q3 \overline{Q5}$$ T23 = $$\overline{Q1}$$ Q2 $\overline{Q4}$ $\overline{Q5}$ $$(T22-T17) = \overline{Q1} \ Q2 \ \overline{T23}$$ $$(\overline{\text{Tp}} \ \overline{\text{T24}}) = \overline{\text{Q1}} \ \overline{\text{Q2}} \ \text{Q3}$$ $$T21 + T22 = Q1 Q2 Q3 Q5$$ T10 = Q1 Q2 $$\overline{Q4}$$ $\overline{Q5}$ $$(T5-T0) = \overline{Q2} \overline{Q3}$$ T14 = Q1 Q2 $$\overline{Q3}$$ $\overline{Q5}$ # Ready Flip-Flop sRf = (64) $$+ \overline{03} 04 \overline{05} \overline{06} \text{ Tp } \emptyset 0 \text{ Aw}$$ $$+\overline{01}$$ 03 $\overline{04}$ Ta $\overline{F1}$ $\overline{F3}$ $\overline{Ts}$ $\overline{Wf}$ (W0 + $\overline{W9}$ ) 05 $\overline{06}$ + $$\overline{01}$$ 03 $\overline{04}$ $\overline{1a}$ $\overline{F1}$ $\overline{F3}$ $\overline{Ts}$ Q2 $\phi$ 2 06 Rt $rRf = Tp End \overline{Sk}$ ## Clear 5 $$Sc = T10 (End + Ts \overline{F1} \overline{F2})$$ # Transfer C to S Sxc = T9 $$\emptyset$$ 0 $\overline{P0}$ ( $\emptyset$ 0 $\overline{Ia}$ $\overline{02}$ $\overline{03}$ ) # Transfer P to S $$Sxp = T9 \overline{Int} (End + \overline{02} \overline{03} \overline{Ia} \phi 0)$$ # Interrupt N to S $Sxn = T9 Int \overline{Ts}$ # Count S down $Ss = \emptyset 3 T23 \overline{Mh}$ ## S REGISTER - **#**\$1 = - + C0 Sxc - + Pl Sxp - (65) + 05 06 Ø1 Tp Aw C0 - (65) + 05 06 Ø1 Tp Aw CO - (65) + $\phi$ 3 $\overline{05}$ 06 T24 S8 S5 $\overline{S1}$ - (64) + Mu C0 (M1 Ap) - rS1 = Sc - (65) + $\phi$ 3 $\overline{05}$ 06 T24 S8 S5 S1 - (65) + $\phi_3 \ \overline{05} \ 06 \ S1 \ \overline{Bn} \ S8 \ \overline{T24}$ - (64) + Mu $\overline{C0}$ M1 (Ap + $\overline{F3}$ ) + C1 Sxc + P2 Sxp (65) $$+ \phi 3 \overline{05} 06 \overline{T24} \overline{Tp} \overline{S8} C23 S4 \overline{S1}$$ (65) + $$\phi$$ 3 05 06 $\overline{T24}$ $\overline{Tp}$ $\overline{S8}$ C23 $\overline{S4}$ S1 (65) + $$\phi$$ 3 $\overline{05}$ 06 Tp $\overline{C0}$ $\overline{S2}$ (64) + Mu C1 M2(Ap + $$\overline{F3}$$ ) + Sc (65) + $$\phi$$ 3 $\overline{05}$ 06 $\overline{T24}$ $\overline{Tp}$ $\overline{S8}$ $\overline{C23}$ S4 S1 (65) + $$\phi_3$$ $\overline{05}$ 06 $\overline{T24}$ $\overline{Tp}$ $\overline{S8}$ $\overline{C23}$ $\overline{S4}$ $\overline{S1}$ (65) + $$\phi$$ 3 $\overline{05}$ 06 T24 (65) + $$\phi_3 \overline{05} 06 \text{ Tp } \overline{C0} \text{ S2}$$ (64) + Mu $$\overline{C1}$$ ( $\overline{M2}$ $\overline{Ap}$ ) + C2 Sxc + P3 Sxp (65) + $$\overline{05}$$ 06 $\emptyset$ 3 T24 S2 (64) + Mu C2 M3(Ap + $$\overline{F3}$$ ) $$rS3 = Sc$$ (65) + $$\overline{05}$$ 06 $\emptyset$ 3 Tp (64) + $$Mu \overline{C2} (\overline{M3 Ap})$$ \*S4 \* C3 Sxc + P4 Sxp (67) $+ 06 05 \overline{Tp} \overline{T24} \overline{T0} \emptyset 3 An$ (67) $+ \overline{F1} F3 05 06 \overline{Ts} \overline{Q1} \overline{Q2} Q5 Bw$ (65, 67) + F1 F3 Ts 06 Tp Bw (65) $+ 63 \overline{05} 06 \overline{S8} \overline{Tp} \overline{T24} Add$ (64) + Mu C3 M4 (Ap + $\overline{F3}$ ) rS4 = Sc (67) $+ 06 05 \overline{\text{Tp}} \overline{\text{T24}} \overline{\text{T0}} \emptyset 3 \overline{\text{An}}$ (65, 67) $+\overline{F1} F3 \overline{Ts} 06 Tp \overline{Bw}$ (67) $+\overline{F1} F3 \overline{Ts} 05 06 \overline{Q1} \overline{Q2} Q5 \overline{Bw}$ $(65) + \emptyset 3 \overline{05} 06 \overline{S8} \overline{Tp} \overline{T24} \overline{Add}$ (64) + Mu $\overline{C3}$ $\overline{(M4 Ap)}$ - sS5 = N5 Sxn - + C4 Sxc - + P5 Sxp - (67) + $\overline{F1}$ F3 $\overline{Ts}$ 05 06 $\overline{T24}$ S4 - (65) + $\phi$ 3 $\overline{05}$ 06 $\overline{8}$ $\overline{124}$ $\overline{Tp}$ Add C23 \$7 - (65) + $\phi$ 3 $\overline{05}$ 06 $\overline{58}$ $\overline{124}$ $\overline{Tp}$ Add $\overline{C23}$ $\overline{57}$ - (65) + $\phi$ 3 $\overline{05}$ 06 $\overline{58}$ $\overline{124}$ $\overline{Tp}$ Add $\overline{C23}$ 57 - (65) + $\emptyset$ 3 $\overline{05}$ 06 $\overline{S8}$ $\overline{T24}$ $\overline{Tp}$ Add C23 $\overline{S7}$ - (64) + Mu C4 (M5 (Ap + $\overline{F}$ 3) - rS5 = Sc - (65) + $\emptyset$ 3 $\overline{05}$ 06 T24 $\overline{88}$ - (67) + $\overline{F1}$ F3 $\overline{Ts}$ 05 06 $\overline{T24}$ $\overline{S4}$ - (64) + Mu $\overline{C4}$ (M5 Ap) sS6 = N6 Sxn + C5 Sxc + P6 Sxp (65, 67) $+ \emptyset 3 \overline{\text{Tp}} \overline{\text{T24}} \overline{\text{T0}} 06 \text{ Bn}$ (67) $+\overline{F1} F3 \overline{Ts} 05 06 \overline{Q1} \overline{Q2} Q5 Aw S1$ (65) $+ \emptyset 3 \overline{05} 06 T24 S1 S2$ (65) $+ \phi 3 \overline{05} 06 T24 \overline{S1} \overline{S2}$ (64) + Mu C5 M6 (Ap + $\overline{F3}$ ) rS6 = Sc (65) $+ \overline{F1} F3 \overline{Ts}$ ) 06 Tp $\overline{05}$ $(65,67) + \phi_3 \overline{Tp} \overline{T24} \overline{T0} 06 \overline{Bn}$ (67) $+\overline{F1} F3 \overline{Ts} 05 06 \overline{Q1} \overline{Q2} Q5 \overline{Aw} S1$ (64) + Mu $\overline{C5}$ $\overline{(M6 Ap)}$ (67) $+\overline{F1} F3 \overline{Ts} 05 06 \overline{Q1} \overline{Q2} Q5 \overline{S1}$ ``` sS7 = N7 Sxn + C6 Sxc + P7 Sxp + F1 F3 Ts 05 06 T24 S6 (67) + Ø3 05 06 S8 Tp T24 C23 S1 (65) + Mu C6 M7 (Ap + \overline{F3}) (64) + Q1 \overline{05} 06 Tp Aw (65) rS7 + Sc + F1 F3 Ts 05 06 T24 S6 (67) + Ø3 \overline{05} 06 Tp (65) + Mu C6 (M7 Ap) (64) + \emptyset3 \overline{05} 06 \overline{S8} \overline{Tp} \overline{T24} C23 S1 (65) sS8 N8 Sxn + C7 Sxc + P8 Sxp (65, 66, + \overline{\text{F1}} F3 \overline{\text{Ts}} Tp \overline{\text{S9}} \overline{\text{S10}} \overline{\text{S11}} \overline{\text{S12}} \overline{\text{S13}} 04 \overline{\text{05}} \overline{\text{06}} 67) F1 F3 05 06 Ts S2 T0 An Ia (67) Fl F3 05 06 Ts S2 T0 An Ia (67) + Mu C7 M8 (Ap + \overline{F3}) (64) rS8 = Sc ``` + Mu C7 (M8 Ap) (64) + Sc ``` sS10 + C9 Sxc + P10 Sxp + N10 Sxn + Ss S10 S11 S12 S13 (65) (64) + Mu C9 M10 (Ap + \overline{F3}) rS10 + Sc + Ss S10 S11 S12 S13 (64) + Mu C9 (M10 Ap) sS11 + C10 Sxc + P11 Sxp + N11 Sxn + Ss <u>$11</u> <u>$12</u> <u>$13</u> (64) + Mu C10 M11 (Ap + \overline{F3}) rS11 = + Sc + Ss S11 S12 S13 + Mu C10 (M11 Ap) (64) ``` ``` sS12 + C11 Sxc + P12 Sxp + N12 Sxn + Ss \overline{S12} \overline{S13} (64) + Mu C11 M12 (Ap + \overline{F3}) rS12 = + Sc + Ss S12 \overline{S13} + Mu C11 (M12 Ap) (64) sS13 + C12 Sxc + P13 Sxp + N13 Sxn + Ss <u>S13</u> + Mu C12 M13 (Ap + \overline{F3}) (64) rS13 + Sc + Ss S13 + Mu C12 (M13 Ap) (64) sS14 + C13 Sxc + P14 Sxp + N14 Sxn + Mu C13 M14 (Ap + \overline{F3}) (64) rS14 + Sc + Mu C13 (M14 Ap) (64) ``` # SCOPE SIGNALS | | Color | |------------------------------|------------------------------------------------------------------------------------------------------------------| | An | Red | | Bn | Yellow | | C23 | White | | <b>X</b> n | Natural | | Ecw | Black | | Ts | Yellow | | <b>Ø</b> 0 | Orange Note: This signal provides a scope | | Tp End $\overline{Sk}$ Go M0 | Red (Note: This signal provides a scope "sync" on any instruction executed which has a "1" in bit position zero. | | T0 | | | Gnd | Black | | Skip Flip-Flop | | | | | | s Sk | = | | (60) | + Ø4 01 05 06 Tp C0 | | (52, 50,<br>70, 72) | + 01 03 <del>04</del> <del>06</del> <del>06</del> <del>124</del> | | (73) | + 01 03 04 Ø6 05 06 02 Tp T24 T0 An C23 | | (73) | + 01 03 04 Ø6 05 06 T0 C23 An | | (53) | + 01 03 $\overline{04}$ $\phi$ 6 05 06 T0 C23 $\overline{02}$ | | (40) | $+ \phi_5 01 \overline{04} T0 Sks$ | | (66, 67) | + F1 F3 Ts 05 S9 S10 S11 S12 S13 S14 T0 Ts | | (67) | + F1 F3 05 06 Ts S2 T0 Aw An | | (67) | + F1 F3 05 06 Ts S2 T0 Aw An | | (65, 66, 67) | + Ø3 T0 S8 | | (41) | + $Xnr \overline{02} \overline{04} \overline{Xn} \overline{Tp} \overline{T24} \overline{T0}$ | | (74) | + Xnr T14 01 02 03 04 Ø6 Xw | | (64) | $+ \overline{05} \ \overline{06} \ \phi 3 \ T24$ | # Skip Flip-Flop (cont.) ``` rSk (72) + 01 03 \overline{04} \ \phi 6 \ 05 \overline{06} \ \overline{Tp} \ \overline{T24} \ C23 \ An \ 02 (52) + 01 03 04 Ø6 05 06 Tp T24 C23 Bn 02 + 01 03 \overline{04} \emptyset6 \overline{05} \overline{06} \overline{Tp} \overline{T24} \overline{02} An \overline{C23} (50) + 01 03 04 Ø6 05 06 Tp T24 02 An C23 (50) + 01 03 04 Ø6 05 06 Tp T24 Bn An C23 (70) + 01 03 04 Ø6 05 06 Tp T24 Bn An C23 (70) + 01 03 04 Ø6 05 06 An C23 Tp T24 T0 (73) + 01 03 \overline{04} \emptyset6 05 06 An \overline{C23} T0 (73) + Ø0 T0 + \phi 7 T0 (74) +(St) ``` #### SKS ## Skip if: Sks - = $C10 \overline{C11} C13 \overline{Y9} \overline{Y10} \overline{Y11} \overline{Y12} \overline{Y13} \overline{Y14}$ - + C10 C11 C14 W9 W10 W11 W12 W13 W14 - + C10 C11 C15 (Kb) - + C10 C11 C16 (Kb2) - + C10 C11 C17 Kb3 - + C10 C11 C18 (Kb4) - + C10 C11 C19 Ye - + C10 C11 C20 We - + C10 C11 C21 (En + (En)) - + C10 C11 C22 En - + C10 C11 C23 Of - + C10 C11 Sio - + C10 C11 Ssc Sio = Inverter fed externally Ssc = Inverter fed externally ## Buffer Select Flip-Flop $sWp = (\overline{Go} + Tsw) \overline{Tsy} \overline{Tsm} Tp$ $rWp = (\overline{Go} \overline{Tsw} + Tsy) \overline{Tsm} Tp + \overline{Kf}$ (use inverters to form $\overline{Tsw}$ and $\overline{Tsy}$ ) ## Time-Share Flip-Flop $$sTs = (Tsw + Tsy) Tp$$ $rTs = \overline{Tsw} (\overline{Tsy}) Tp \overline{Tsm} (\overline{Kf})$ # Time-Share Memory $sTsm = Ts T10 \overline{Tsm}$ $rTsm = \overline{Ts} + T10 Tsm$ $Wx = \overline{01} \ 03 \ \overline{04} \ 05 \ \overline{06} \ F1 \ \overline{F3} \ \overline{Ts} + Wp \ Ts$ $Yx = \overline{01} \ 03 \ \overline{04} \ \overline{05} \ \overline{06} \ F1 \ \overline{F3} \ \overline{Ts} + \overline{Wp} \ Ts$ #### X REGISTER Xnr = - (41) + $\phi 0 \overline{1} \overline{a} \overline{02} \overline{03} 01 \overline{05}$ - $(46) + \overline{02} \,\overline{03} \,04 \,\overline{Ts} \,Ix$ - (46) $+ \overline{02} \overline{03} 04 \overline{Ts} C19$ - $(46) + \overline{02} \, \overline{03} \, 04 \, \overline{Ts} \, C15$ - $(67) + \emptyset 3 05 06 S2$ - + Ex D1 D2 - + Ex (Kx - $(54-57) + 01 \overline{02} 03 04 \emptyset 6 \overline{Q1} \overline{Q2} \overline{Q3}$ - (77) + 01 02 03 04 05 06 $\overline{\text{Ia}} \phi 0 Q2$ - + (Kf) (T21 + T22) - $(74) + 01 02 03 04 \overline{05} \overline{06} F1 \overline{Ts}$ sXw = + Xnr Xn (71) + $$Xnr 0103\overline{04} \phi 6 C23$$ $$(41) + Xnr \overline{02} \overline{04} (\overline{Xn} \overline{Sk} + Xn Sk)$$ (46) $$+ \overline{02} \overline{03} 04 \overline{Ts} C19 Bn$$ $$(46) + \overline{02} \overline{03} 04 \overline{Ts} Ix Xw \overline{T23}$$ (46) $$+ \overline{02} \overline{03} 04 \overline{Ts} C15 An$$ (67) + $$Xnr Ø3 \overline{Ix} Xn$$ (67) + $$Xnr Ø3 Ix \overline{Xn}$$ $$(54-57) + X_{nr} \overline{02} 03 T0 (Xz Cz + Yz Cz + Xz Yz + Cz Ap + Xz \overline{Ap} F3)$$ $$(54-57) + Xnr \overline{02} 03 Ix T1$$ $$(74,77) + Xnr \overline{F3} 01020304 Add$$ (74) + $$Xnr F3 01 02 03 04 (\overline{Xn} \overline{Sk} + Xn Sk)$$ ``` = Xn Ix Fl F3 Ts Xz (54-57) (63) + An Ø4 01 05 (65) + An F3 06 (74) + Bn Ø6 01 02 03 04 \mathbf{Y}\mathbf{z} + C23 F1 F3 (65) + F3 S3 C23 + F1 C23 06 (+) + F1 C23 06 (-) = (Xz \overline{Yz} \overline{Cz} + \overline{Xz} Yz \overline{Cz} + \overline{Xz} \overline{Yz} Cz + Xz Yz Cz) Add Add = (Xz Yz \overline{Cz} + Xz \overline{Yz} Cz + \overline{Xz} Yz Cz + \overline{Xz} \overline{Yz} \overline{Cz}) ``` ## Priority Interrupt (External) $$sIs 1 = (\underline{122 - 117}) \underbrace{11}$$ rIs $$= Ip 1 Ib + \overline{St} dc$$ $$sIp1 = Is1 \underline{Ie}$$ rIp1 = Ip1 $$\underline{Ib} + \overline{St}$$ $[dc]$ $$sIs2 = (\underline{T22 - T17}) \quad \boxed{12}$$ rIs2 = $$\overline{Ip1}$$ Ip2 $\underline{Ib}$ + $\overline{St}$ [dc] $$sIp2 = \overline{Is1} Is2 \underline{Ie}$$ $$rIp2 = \overline{Ip1} Ip2 \underline{Ib} + \overline{St} [dc]$$ $$sIs3 = (\underline{722 - 717}) \quad (\underline{13})$$ rIs3 = $$(\overline{lp1} \ \overline{lp2}) \ lp3 \underline{lb} + \overline{St} \ [dc]$$ $$sIp3 = (\overline{Is1} \ \overline{Is2}) \ Is3 \underline{Ie}$$ $$rIp3 = (\overline{Ip1} \overline{Ip2}) Ip3 \underline{Ib} + \overline{St} [dc]$$ $$sIs4 = (\underline{T22 - T17}) \quad \boxed{14}$$ rIs4 = $$(\overline{Ip1} \overline{Ip2}) \overline{Ip3} Ip4 \underline{Ib} + \overline{St} [dc]$$ $$sIp4 = (\overline{ls1} \overline{ls2}) \overline{ls3} \overline{ls4} \underline{le}$$ $$rIp4 = (\overline{Ip1} \overline{Ip2}) \overline{Ip3} Ip4 \underline{Ib} + \overline{St} [dc]$$ # SECTION II W BUFFER AND INPUT/OUTPUT OPERATIONS #### **INTRODUCTION** This section describes the theory of operation of the W Buffer and Input/Output Equipment. It is intended for engineering, maintenance and training use. For proper use of this document, the reader should be familiar with the SDS Reference Manual for this computer. The operation of the optional Y Buffer is almost identical to that of the W Buffer. #### GENERAL W BUFFER OPERATION The Input/Output or W Buffer contains a full-word register, a six-bit character register, six-bit unit address register and the associated control circuitry needed to transfer full words to and from memory. The W Buffer communicates directly with external devices using a 6-bit character. Parity detection and generation is automatically performed in the buffer, but is not part of the computer word. Input and output operations using the buffer are basically performed in the following manner. An EOM instruction sets the input or output address to designate the particular I/O device, input or output status, and the character count (number of characters per word). WIM and MIW instructions are then used to transfer information between memory (via the C register) and the Word Assembly Register (WAR). When the WAR has been filled on input (or emptied on output), an interrupt can occur to cause the computer to unload (WIM) or fill (MIW) the WAR unless the interrupt has been disabled; in case the interrupt has been disabled, the WIM or MIW instruction will be executed prior to need and held until the buffer is ready for execution. When an EOMOXXXX instruction to start an input or output process is executed, the buffer unit address register and character counter is set up from the C register. The registers are first cleared by Wc, Wc = Buc $$\overline{C17}$$ (T22 - T17) + - - - Buc = $\emptyset$ 5 $\overline{0}$ 1 05 $\overline{C10}$ $\overline{C11}$ and then set from the C register by Ws, $$Ws = Buc \overline{C17} (T5 - T0)$$ where C17 designates the W Buffer. Refer to Drawing 19. At the end of the start EOM0XXXX instruction, W4 is set on for two pulse times to gate the storing of the character count into the WAR. $$sW4 = Ws T0 + - - rW4 = W4 T24 + - - sWw = W4 Tp W8 + W4 T24 W7$$ $+ - - + (Tp + T24) \overline{W4} Wn + \overline{W4} \overline{Wx} Wn$ This allows W8 and W7 to act as a character counter during input or output and be reloaded from the WAR each time that a completed input word is stored from the WAR, or a new output word is loaded into the WAR by a Wx signal. $$sW8 = - - + Wx T24 Ww + ---$$ $sW7 = - - + Wx T24 \overline{W4} Wn + ---$ Both for shifting an input character from the single character register into the WAR, and for shifting an output character from the WAR into the SCR, W4 is set for (T23 – T0) of one machine cycle to gate a one-character precession in the WAR, by causing the data in the WAR to recirculate through the SCR. Wf is set when a WIM or MIW instruction is executed. Wf then allows precessions of the WAR until the character counter (W7 W8) indicates that the last character is being precessed and Wf is reset. The signaling to the computer for a WIM or MIW instruction is conditioned by $\overline{W}f$ (---), indicating that the WAR is full or empty. $$sWf = Wx (T5 - T0) \overline{W4}$$ $rWf = \overline{W8} \overline{W7} W4 (T22 - T17)$ The character count at T24 and Tp in Wn is not altered by this precession. At the end of each precession of the WAR, the character count in W8 and W7 is decremented until W8 W7 = 00. W BUFFER INFORMATION FLOW $$sW8 = - - - + W7 \overline{W8} W4 T0 + - - - + W8 W4 T0$$ $$rW7 = - - - + W7 \overline{W8} W4 T0$$ The setting of W4 is interlocked with W6 and W5 to cause a precession of the WAR after each input or output clock signal, Ecw. The setting of W4 is also interlocked with Wf to prevent a precession when the WAR is full on input or empty on output. The clock Ecw is detected by W6 as follows. $$sW6 = \overline{W5} Ecw (T22 - T17)$$ $rW6 = W5 T0 + Wc$ The precess condition is then detected by W5. $$sW5 = \overline{W5} W6 \overline{Ecw} T0 + - - -$$ $rW5 = W4 T0 + Wc$ The actual precessing is then controlled by W4. $$sW4 = - - + W5 Wf T24 + - - -$$ $rW4 = - - + W4 T0$ Wh and W0 provide an interlock on interrupt signaling in connection with the stopping of an input or output process, as will be indicated later. The foregoing discussion applies to both input and output processes. Particular features of the input and output processes are discussed separately in the following material. # INPUT PROCESS (W9) After an EOMOXXXX instruction starts an input process, Wf is set to prepare the W Buffer to precess the first input character into the WAR. $$sWf = - - + Wc \overline{Wh}$$ The S.C.R. is cleared between input clock signals by $\overline{W9}$ $\overline{W6}$ $\overline{W5}$ $\overline{W4}$ and the input character signals Zw1, Zw2...Zw6 and Zwp, are gated into the character buffer during input clock signals by $\overline{W9}$ $\overline{W6}$ $\overline{W5}$ . $$sR1 = -- + \overline{W9} \ W6 \ \overline{W5} \ Zw1$$ $$rR1 = -- + \overline{W9} \ W6 \ \overline{W5} \ \overline{W4} + - - -$$ $$sR6 = -- + \overline{W9} \ W6 \ \overline{W5} \ \overline{Z}w6$$ $$rR6 = -- + \overline{W9} \ W6 \ \overline{W5} \ \overline{W4} + - - -$$ $$sRp = \overline{W9} \ W6 \ \overline{W5} \ \overline{Z}wp + - - -$$ $$rRp = \overline{W9} \ \overline{W6} \ \overline{W5} \ \overline{W4} + - - -$$ The Input Timing Chart indicates the basic flow of the input process. The execution of the first WIM instruction is shown occurring late to illustrate how the S.C.R. accepts and holds one more character after the WAR is full. When a WIM instruction is executed late, the Error Detector flip-flop is set and, if desired, this condition can be tested by an SKS instruction. The Error Detector flip-flop (We) is reset by each EOMOXXXXX instruction. sWe = W0 $$\overline{W6}$$ W5 Ecw Tp +- -- rWe = Wc $\overline{Wh}$ The Error Detector flip-flop is also set if an input character has an even parity. The Rp flip-flop is used to check the character parity as each character is shifted into the WAR. Each time a WIM instruction is executed, the C and Word Assy registers are interchanged. $$sC0 = \emptyset 4 \overline{01} \overline{04} 05 \overline{06} Wn$$ $Wx = (\overline{01} 03 \overline{04} 05 \overline{06} F1 \overline{F3}) \overline{Ts} + - - sWw = W4 R6 + (\overline{124} \overline{Tp}) \overline{W4} Wx C23 + - - + \overline{W4} Wn \overline{Wx}$ $sR1 = W4 Wn \overline{Wx} + - - rR1 = W4 \overline{Wn} \overline{Wx} + - - sR6 = W4 \overline{R5} + - - -$ Synchronizing W6 and W5 with T0 and T22-T17 allows the input clock to be ambiguous for one machine cycle both while going true and while going false. The input clock must be <u>unambiguously</u> true for almost one machine cycle and <u>unambiguously</u> false for at least one machine cycle (f max = 62.5 Kc). Refer to Figure 21. The input character signals must rise while the clock signal is up and fall before the rise of the next clock signal. A photo-reader input process is terminated by detecting tape gap following the block of input data. Since the photo-reader must be able to read tape leader until the start of a block, the W0 flip-flop inhibits the sprocket clock signals until it is set by the first or second character. $$sW0 = \overline{W9} W6 \overline{W8} + - - -$$ $$rW0 = Wc + - - -$$ The input clock signal is derived from the tape characters, and after W0 is set, by the sprocket signal. 2.10 The first, all-zeros character gated into the S.C.R. is detected by the halt detector, Wh, at the same time that W4 is set. With Wh set, parity errors are no longer used to set We. $$sWe = - - + \overline{W9} W4 \overline{Rp} (T5-T0) \overline{Wh} + - - -$$ W4 is set for successive cycles until the character counter reads 00 when Wf is reset, and the W Buffer is reset. $$sW4 = - - + Wh T24$$ $rW4 = - - + W4 T0$ $sWf = - - + Wc \overline{Wh}$ $rWf = \overline{W8} \overline{W7} W4 (T22-T17) + - - Wc = + - - Wh \overline{Wf} T0 + - - -$ The tape reader brake is signaled. This termination process fills in the final input word with all-zero characters. The Photo-tape Termination Timing Charts show the flow of this termination process. A halt interrupt signal is generated during the $\overline{Wf}$ Wh cycle to call for a final WIM instruction and to signal the termination of the input process. $$\widehat{12w}$$ = $\overline{Wf}$ Wh ( - - - ) The final WIM instruction in the Halt subroutine will store the data even though the last input may not have a complete complement of characters. The Magnetic Tape Input Timing Chart shows the flow of this input process. As with photo-reader input, a final WIM instruction is executed after the halt interrupt to store any remaining characters in the WAR. The magnetic tape unit generates a halt signal with a time delay triggered by the tape gap signal and W0. The halt detector is then triggered by this halt signal. $$sWh = - - - + Whs T24 + - - -$$ The magnetic tape-handler is also stopped directly from the Whs signal. 2.14 The tape unit may also check the longitudinal parity and generate an error signal, Wes , if there is an error. This signal is used to set We. $$sWe = - - - + Wes$$ The tape unit blocks the longitudinal parity character from generating an input clock signal. ## **OUTPUT PROCESS (W9)** When an EOMOXXXX instruction is executed to start an output process, an interrupt can be immediately signaled to call on the computer to load the WAR with the first output word. $$rWf = -- + Ws W9 + -- - sW0 = -- + Ws W9$$ $(11w) = Wf W0 Wh (----) + ---$ Each MIW instruction or time-share operation loads the WAR from C register. $$sWw = W4 R6 + (\overline{124} \overline{1p}) \overline{W4} Wx C23 + - - \overline{W4} Wn \overline{Wx}$$ $$sR1 = W4 Wn \overline{Wx} (\overline{1p} \overline{124}) + - - + - - -$$ $$rR1 = W4 \overline{Wn} \overline{Wx} + - - - + - - -$$ $$sR6 = W4 R5 + - - -$$ $$rR6 = W4 \overline{R5} + - - -$$ $$Wx = (\overline{01} 03 \overline{04} 05 \overline{06} F1 \overline{F3}) + - - -$$ Each time W4 is set to precess an output character from the WAR into the SCR, Rp is used to generate an odd parity output bit. $$sRp = -- + W9 W4 \overline{Rp} Wn (T5 - T0) \overline{Wx} + W9 W4 (T22 - T17) + W9 W4 \overline{Rp} C23 (T5 - T0) Wx$$ $$rRp = -- + W9 W4 Rp Wn (T5 - T0) \overline{Wx} + W9 W4 Rp C23 (T5 - T0) Wx + -- -$$ Figure 29, Output Timing Chart 1, indicates the basic flow of the output process. The execution of the second MIW instruction is shown occurring late, to illustrate how the SCR is cleared when a new output character is not available. If a new output character is not available in time, the error detector is set as with input. sWe = W0 $$\overline{W6}$$ W5 Ec Tp +--- rWe = Wc $\overline{Wh}$ FLOW DIAGRAM OUTPUT PROCESS As with input, the SCR is cleared at the start of output by W9 W6 W5 W4. The first output character is, therefore, all zeros for the first clock signal, which is appropriate for a leader, or a gap in tape punching. For some forms of output, such as leaderless punching or typing, the first output character should be in the character buffer before the first clock signal. For this type of output, an EOM02XXX start instruction with a one-bit in C13 is used. This code bit is used to set W5 which then causes the first loading of the WAR to be followed directly by precession of the first output character into the SCR. $$sW5 = - - + Ws C13 C18$$ $rW5 = - - + W4 T0 + Wc$ $sWf = Wx (T5-T0) + - - -$ $sW4 = W5 Wf T24 + - -$ $rW4 = W4 T0 + - -$ Figure 30, Output Timing Chart 2, illustrates the flow of this process. On output, Ecw is generated by various oscillator-type circuitry instead of from the characters. This circuitry is described in a separate publication. To terminate an output process, the MIW instruction to load the last output word into the WAR is followed by an EOM 14000 instruction to reset W0 (EOM 14100 instruction for the Y Buffer). $$rW0 = - - + Ioc C12 \overline{C17} \overline{C20} + - - -$$ Resetting W0 results in the following: Further normal interrupt signals are blocked; $$(1)$$ = $\overline{W}$ f W0 $\overline{W}$ h (- - - -) further late load W error signals are blocked; sWe = $$W0 \overline{W6} W5 Ecw Tp + - - -$$ and Wf is not set again after it is reset as the last output character is precessed into the SCR. $$sWf = Wx (T5-T0) + - - -$$ $rWf = \overline{W8} \overline{W7} W4 (T22-T17) + - - -$ Preventing the setting of Wf blocks W4 from being set after the last output character is precessed into the SCR. $$sW4 = W5 Wf T24 + - - -$$ Preventing W4 from being set produces the state, $\overline{W0}$ $\overline{W4}$ W5 $\overline{W6}$ , after the last output character has been processed by the output clock. The state, $\overline{W4}$ W5 $\overline{W6}$ , is used to clear the SCR. While the state, $\overline{W0}$ W5 $\overline{W6}$ , is used to set the halt detector for outputs other than magnetic tape outputs, $$sWh = - - + W9 WII W0 W5 W6 T24 + - - -$$ and to signal a magnetic tape unit that the last output character has been processed. A magnetic tape unit, after a suitable delay, provides a halt signal, Whs, to set Wh. $$sWh = - - - + Whs T24 + - - -$$ Regardless of the method of setting Wh to terminate an output process, the halt interrupt signal is generated in the cycle that Wh is set. $$\begin{array}{lll} \hline 12w & = \overline{W}f \ Wh \ (En + (En)) \\ rWh & = Wc \\ Wc & = - - + Wh \ \overline{W}f \ TO + - - - - \\ \end{array}$$ The Output Termination Timing Charts indicate the flow of the output termination processes. The Punch Output Timing Chart shows the flow of this complete output process. A time delay triggered by the EOM0 XX4X start instruction causes tape leader to be punched first while inhibiting output clock signals. An all-zeros character is also punched for the first output clock signal. After the last output character is processed, a halt interrupt signal is generated. The Magnetic Tape Output Timing Chart shows the flow of this output process. A time delay triggered by the EOM02X5X start instruction causes a tape gap to be recorded first while inhibiting the output clock signals. After the last output character is recorded, W9 W4 W5 W6 clears the SCR and W0 W6 W5 signals the tape unit to count three clock signals and record the longitudinal parity character, and triggers a second time delay. This delay causes a gap to be recorded after the data block. After the gap is completed, the tape unit generates a Whs signal to halt the output process. Each character parity and the longitudinal parity of the characters reproduced at the read head are checked by the tape unit and an error signal, wes, is generated to set We for any detected errors. $$sWe = - - + Wes$$ A forward scan of magnetic tape data blocks is started with an EOM0363X instruction. The process is similar to the magnetic tape reading process except that the character counter is blocked from reaching 00 again after W0 is set by W9 W6 W8. sW8 = $$- - + \overline{W7} \overline{W9} W10 W11 \overline{Wh}$$ This prevents the normal interrupt signals by keeping Wf from being reset. $$rWf = \overline{W8} \overline{W7} W4 (T22-T17) + - - -$$ $$\overline{(11W)} = \overline{Wf} W0 \overline{Wh} (- - - - -)$$ This allows each input character to precess into the WAR without WIM instructions for setting Wf. When the end of a data block is reached, an interrupt signal is generated as Wf is reset. $$rWf = - - + \overline{W9} W10 W11 W0 Mtg \overline{W7} (T22-T17)$$ $$\boxed{11w} = \overline{Wf} W0 \overline{Wh} (- - - - -)$$ This interrupt signal calls on the computer to execute a WIM instruction to store the last four characters of the data block from the WAR. Executing the WIM instruction sets W7 and Wf. $$sWf = - - - + Wx (T5 - T0) W4$$ $sW7 = - - + Wx T24 \overline{W4} Wn$ Based on the last four data characters or a block counting program, the computer can reset W0 with another EOM0363X instruction to cause the scan process to continue without a pause through the gap and the next record. If W0 is not reset, the scan process will be terminated by a Whs signal from the tape unit in a manner similar to the manner for terminating magnetic tape input. When the scan process is allowed to terminate, a halt interrupt signal is generated. During the scan process the character parity is checked by the Rp flip-flop and the longitudinal parity is checked by the tape unit (only if W0 is reset after the longitudinal parity character). Any error during the entire scan process will set We as in the magnetic tape input process. A reverse scan of magnetic tape data blocks is started with an EOM 0763X instruction. The process is similar to a forward magnetic tape scan, except that a WIM instruction at the end of a data block will store the first four data characters in reverse order, and that the longitudinal parity is not properly checked and We may be extraneously set. In both the Magnetic Tape Forward and Reverse Scan Timing Charts, the first interrupt signal is followed by a WIM instruction to store the last four characters read. The halt interrupt signal informs the computer that the gap has been reached. Wf is shown reset early on termination by W9 W10 W11 W0 Mtg W7 (T22-T17) rather than by the normal W8 W7 W4 (T22-T17) term. This allows Wh T24 to set W4 for only three 0's precessions rather than four before Wh Wf T0 resets the W Buffer. This has no significance because the WAR is cleared by the preceding WIM instruction. If, after W9 W10 W11 W0 Mtg W7 (T22-T17) resets Wf to generate an interrupt signal, the WIM instruction is executed after Whs has set Wh; the last four characters read will be stored and a halt interrupt signal will still be generated. This is shown in the Magnetic Tape Forward Scan Timing Chart (late WIM instruction). If, after W9 W10 W11 W0 Mtg W7 (T22-T17) resets Wf to generate an interrupt signal, the WIM instruction is executed before Whs can set Wh but an EOM 0363X instruction to continue the scan is executed after Whs has set Wh, a halt interrupt signal will be generated. #### ERASE (W9 W10 W11) A forward data block erase is started with an EOM 01X7X instruction. The erase process is similar to the magnetic tape output process except the SCR is forced to hold all zeros. The process flows exactly as with magnetic tape output. Interrupt signals call on the computer to load W each time the WAR is empty. Executing an EOM 14000 instruction after an MIW instruction starts the output process termination. The tape unit generates a Whs signal after a gap is recorded to reset the W Buffer and generate a halt interrupt. The read head provides error signals, we for longitudinal or character parity errors. ## FILL Photo-Reader Input 1 is used to fill the computer. First, the Start pushbutton is pressed to make St true. St makes Wc true to reset the W Buffer. St sets the character code to 11 for four characters per word and loads this code into the WAR. The fill input process is started by depressing the Fill switch, making (Kf) true. The input process proceeds and is terminated normally, when the Fill switch is released. Re = $$\overline{W9} \overline{W10} \overline{W11} W12 \overline{W13} \overline{W14} \overline{Kf}$$ ### TIME-SHARE INTERLACE The interlace system is optional equipment. One can be installed to work in conjunction with the W Buffer and another can be independently installed to work in conjunction with the Y Buffer. No more than two interlace systems can be attached to each 910 or 920 Computer. The interlace system is "enabled" by an Ioc or Buc instruction that contains a "one" in bit position 9. Therefore, the interlace system can be enabled with the same instruction that sets up the W Buffer (BUC), or it can be enabled without disturbing the W Buffer (Ioc). Either instruction clears the entire interlace system and then sets the enable flip-flop, Ew. (An underlined term represents the "clock"; the trigger occurs when the "clock" falls to zero volts.) Clear: Enable Flip-Flop:. $$sEw = Eom C9 \overline{C10} C17 \overline{Ew} \underline{Q1}$$ $$rEw = Iwc + Pot 1 Ew$$ Pot $$1 = \overline{F1} F2 \overline{F3} \overline{Ts} \overline{02} 06$$ With Ew set the computer can preset the interlace register with the starting address and the word count for the input or output process. If the word count is to be greater than 1023, the two most significant bits of the word count register must be preset. This must be done after the system is enabled and before the POT instruction is executed. An Ioc instruction, without bit 9, is given. sIwb = Iwc rIwb = Ioc C22 Ew sIwa = Iwc rIwa = Ioc C23 Ew Note that these two most significant bits of the word count are <u>set</u> by the "clear" pulse and will remain <u>set</u> unless the Ioc instruction resets them. The flip-flops in the rest of the word counter register (Iw0 through Iw9) are reset by the clear pulse and are set by <u>zeros</u> in the C register during the POT instruction. After the POT instruction the word counter register contains the "one's complement" of the desired count. The counter can then count <u>up</u>, not down, and generate the termination signal when all of the flip-flops in the register contain "ones". The POT instruction sets the interlace counter registers and it also resets Ew and sets Iw. $$rEw = (\underline{Pot \ 1}) \quad Ew + - - sIw = (\underline{Pot \ 1}) \quad Ew \overline{Iw}$$ Ew furnishes the required "ready" signal for the POT instruction. The Iw and Ew flip-flops inhibit W buffer interrupts and Iw allows the <u>buffer</u> to issue a time-share request signal to the computer whenever the buffer needs memory access. Iw indicates that the interlace is in operation. (Interlace) $$Tsw = \overline{Wf} \ W0 \ \overline{Wh} \ \overline{Iw}$$ (Interrupt) $Ilw = \overline{Wf} \ W0 \ \overline{Wh} \ (En + \overline{En}) (\overline{Ew} \ \overline{Iw})$ The POT instruction sets the interlace counters: Iws = (Pot 2) Ew $$sIw0 = Iws \overline{C0} + \underline{Iw} \cdot 1 \overline{Iw0}$$ $rIw0 = Iwc + \underline{Iw} \cdot 1 \overline{Iw0}$ etc. (Iw0 "counts" by the falling of the previous stage Iw1) The address portion of the interlace register (Iw10 through Iw23) is reset by the clear pulse and is set by "ones" from the C register. It too counts up rather than down. For example: $$sIw20 = Iws C20 + \underline{Iw21} \overline{Iw20}$$ $rIw20 = Iwc + \underline{Iw21} \overline{Iw20}$ The LSB of both the word counter and the address counter are counted by (Wp Tsm). When the word count register contains "ones" a signal, Iwf, is generated: TIME Second EOM is eliminated if not desired to reset Iwa or Iwb ℀ \*\* Third EOM (to activate buffer) may be combined with first EOM. FIGURE 38 LOADING THE INTERLACE REGISTER 2 Char. /Word TIME INPUT/OUTPUT TIMING FIGURE 39 TIME-SHARE If the interlace is controlling an input process (W9), the Iw flip-flop is reset so that the next time the buffer register is full an IIw interrupt (word ready interrupt) signal will be generated and the interlace register is disengaged. $$rlw = Iwf Iw Q1$$ If the interlace is controlling outputs, the Iwf signal will reset the W0 flip-flop in the W Buffer just before the last character in the W register is precessed to the character register. Signals W0 W5 W6 will then set Wh (except in the case of magnetic tape) after the last character has been clocked to the external device. When Wh is set, the interlace register is cleared as well as the W Buffer. $$rW0 = (Wf) W9 (T5-T0)$$ $$Iwc = Wh + - - -$$ When the W Buffer is cleared an I2w interrupt (record complete interrupt) signal is generated by the buffer: $$I2w = \overline{Wf} Wh (En + \overline{En})$$ In the case of magnetic tape outputs, W0 is reset by the interlace signal Iwf. This causes the magnetic tape control to stop writing and stop the tape. After the tape has stopped the tape control unit sets Wh, which clears the W Buffer and the interlace register and allows the I2w interrupt. An interlace system used in conjunction with the Y Buffer is exactly analogous with the W interlace. The two interlace registers are completely independent of one another. The four interlace signals to the computer, Iw, Iwf and Iy, Iyf, must be grounded if a corresponding interlace register is not tied to the computer. This is done around the front of the interlace connector 25G if no interlace is connected (4 wires), or around the front of the "repeated" interlace connector at 45L if one interlace is connected (2 wires). If two interlace registers are connected, one plugs to the computer and the second plugs to the first (it does not matter which is W or Y). In this case, none of these four wires should be grounded. ## PHOTO-READER 1 Photo-reader 1 is enabled by unit code 04. Re = $$\overline{W9}$$ $\overline{W10}$ $\overline{W11}$ $W12$ $\overline{W13}$ $\overline{W14}$ $\overline{Kf}$ Note: (For photo-reader 2, Re = $\overline{W9}$ $\overline{W10}$ $\overline{W11}$ W12 $\overline{W13}$ W14 for unit code 05). The pinch roller driver is energized by Re. $$Rd = \overline{Rb} = Re + Kff$$ The signal from the sprocket channel amplifier is gated by Re. $$Re Sp = Re Psp$$ The signals from the data channel amplifiers are gated by Re to form the character input signals. The input clock is derived from the sprocket signal if the W Buffer is addressing the tape reader (Re). W0 is automatically set in the W Buffer during inputs after the first or second clock signal. Until W0 is set there must be a data channel punched in the tape for the Ecw clock to be sent. Beginning leader on the tape is therefore not clocked, but leader after W0 is set is clocked. Ecw = $$(Zw1 + Zw2 + Zw3 + Zw4 + Zw5 + Zw6 + Zwp + W0)$$ Sp Re $sW0 = \overline{W9}$ W6 $\overline{W8}$ + - - - #### DICTIONARY OF BUFFER LOGIC TERMS Buc A control term derived from the EOM 0XXXX instruction and sent to the W and Y buffers. Ecw The eternal clock pulse used to detect inputs, it is generated by the internal clock in each input or output unit. En The enable flip-flop enables interrupts to occur in the computer. $(E_n)$ The manual enable switch. This allows interrupts to occur. **EOM** The mnemonic code for the instruction which activates the buffer. Eom The execution term for an EOM instruction. A flip-flop which enables a POT instruction to load the interlace register. $\mathbf{E}\mathbf{w}$ (11)-(14) Inputs to Isl - Is4 An interrupt signal, signaling that a WIM or MIW instruction should be executed since the buffer is either full or empty. An interrupt signal, signaling that the input or output process should be terminated. Ioc Input/output control signal derived from the EOM 1XXXX instruction. Ipl-Ip4 Interrupt program flip-flops that are true when executing the interrupt subroutine for its respective channel. Isl-Is4 Interrupt storage flip-flops. Iw A flip-flop which determines if memory interlace is in operation. **Iwc** The term which clears the memory interlace registers. The signal for halting the input or output process when the record counter has been decremented to zero during memory interlace operation. Iws The term which sets the memory interlace register from the C register. Iwb, Iwa, The record length counter in the memory interlace register. Iw0-Iw9 Iw10-23 The address counter in the memory interlace register. Iw10(Iw23) The address lines to memory from the address counter for memory interlace operation. Kf The manual fill switch for loading memory from the photo-reader. The magnetic tape gap signal generated by the tape unit. Photo-reader tape feed switch on. Kff Mtg Np No input parity, blocks sWe. Rb The brake driver signal for the photo-reader. R1-R6 The six flip-flops which constitute the character buffer (parity excepted). Rd The pinch roller drive signal for the photo-reader. Re The enable signal for the photo-reader. This signal is enabled by the EOM unit address. Rр The parity flip-flop in the character buffer. An "odd" parity system is used. The term which signals a transfer of interlace information from memory to the interlace register on a POT 0007X instruction. Sio An input gate (signal input/output) to the Sks gate (SKIP Sp The sprocket signal for the photo-reader. (St) The manual start switch. Sys A control signal for system communication derived from the EOM 3XXXX instruction. Ts The time-share flip-flop which is on when the buffer has access to memory. Tsw The time-share calling signal indicating that the W Buffer desires access to memory. Wс The term which clears the unit address register, input/output state, the character counter, and the clock counter. In general, it resets the buffer and prepares it for a new operation. We The error flip-flop which will be set, when character parity is incorrect, when magnetic tape parity is incorrect, and when a WIM instruction is executed late. The state of the We flip-flop can optionally be tested for by the input program. Error signal. Wes Inverse of (Wes); it sets We. Wf The flip-flop which in its false state indicates that the W register is full or empty and in its true state allows the buffer to precess. Wh Halt flip-flop in W Buffer. External halt signal to W Buffer Whs Inverse of (Whs); it sets Wh. Wn The "now" flip-flop on the W register W0 The flip-flop which, in general, enables a halt to occur after an input or output process has been initiated and has proceeded to the point that characters are being transferred. Wp The flip-flop which designates that the W Buffer is to participate in memory interlace operation. Ws The term enabled by an EOM 0X0XX which sets up the W Buffer from the C register. Wx The term which allows the W register to be loaded from the C register. Ww The "write" flip-flop on the W register. W4 The flip-flop which controls the precessing of the data between the character register and the W register. W5 The flip-flop which detects that a precess should occur. W6 The flip-flop which detects that an input clock is present. W7 W8 The flip-flops which constitute the character counter. W9 The flip-flop which in its true state designates an output process and in its false state designates an input process. W10-W14 The unit address register which designates which I/O unit is to be activated. $\overline{Zw}$ The 6 inputs to the 6-bit character buffer. The external input to the parity flip-flop Rp. ## W BUFFER AND INPUT/OUTPUT EQUATIONS ## UNIT ADDRESS REGISTER sW14 = Ws C23 rW14 = Wc sW13 = Ws C22 rW13 = Wc sW12 = Ws C21 + Kf rW12 = Wc sW11 = Ws C20 rW11 = Wc sW10 = Ws C19 + Ioc C17 W9 C19 C20 C21 C22 C23 (T5-T0) C12 rW10 = Wc ## INPUT/OUTPUT sW9 = Ws C18 rW9 = Wc #### CHARACTER COUNTER $sW8 = Ws C16 + W7 \overline{W8} W4 T0 + Wx T24 Ww$ $+\overline{W7}\overline{W9}W10W11\overline{Wh}+\overline{St}$ rW8 = Wc (T22 - T17) + W8 W4 T0 $sW7 = Ws C15 + Wx T24 \overline{W4} Wn + St$ $rW7 = Wc (T22 - T17) + W7 \overline{W8} W4 T0$ ## CLOCK COUNTER (Clock Detector) $sW6 = \overline{W5} Ecw (T22 - T17)$ rW6 = W5 T0 + Wc (Precess Detector) $sW5 = \overline{W5} W6 \overline{Ecw} T0 + Ws C13 C18$ rW5 = W4 T0 + Wc (Precess W) sW4 = W5 Wf T24 + Ws T0 + Wh T24 + St T0 rW4 = W4 T0 + W4 T24 ## COMPUTER INTERLOCK $sWf = Wc \overline{Wh} + Wx (T5 - T0) \overline{W4}$ $rWf = \overline{W8} \ \overline{W7} \ W4 \ (T22 - T17) + Ws \ W9 + \overline{W9} \ W10 \ W11 \ W0 \ \overline{Mtg}) \ \overline{W7} \ (T22 - T17)$ ## INTERRUPT SIGNALS (1) = $\overline{W}$ f W 0 $\overline{W}$ h (En + $\overline{E}$ n) $\overline{12w} = \overline{Wf} Wh (En + \overline{En})$ ## TIME-SHARE CALLING SIGNAL $Tsw = \overline{Wf} \ W0 \ \overline{Wh} \ \overline{Iw}$ #### HALT DETECTOR sWh = Whs T24 + W9 $\overline{W11}$ $\overline{W0}$ W5 $\overline{W6}$ T24 + $\overline{W9}$ $\overline{W10}$ $\overline{W11}$ W12 $\overline{W13}$ ( $\overline{R1}$ $\overline{R2}$ $\overline{R3}$ $\overline{R4}$ $\overline{R5}$ $\overline{R6}$ $\overline{Rp}$ ) W5 T24 rWh = Wc ## ERROR DETECTOR sWe = $\overline{W9}$ W4 $\overline{Rp}$ (T5 - T0) $\overline{Wh}$ $\overline{Np}$ + W0 $\overline{W6}$ W5 Ec Tp + Wes $rWe = Wc \overline{Wh}$ ## SINGLE CHARACTER REGISTER $sR1 = W4 Wn \overline{Wx} (\overline{Tp} \overline{T24}) + \overline{W9} W6 \overline{W5} Zw1 + W4 Wx C23$ $\mathbf{rR1} = \mathbf{W4} \ \overline{\mathbf{Wn}} \ \overline{\mathbf{Wx}} + \overline{\mathbf{W9}} \ \overline{\mathbf{W6}} \ \overline{\mathbf{W5}} \ \overline{\mathbf{W4}} + \mathbf{W9} \ \overline{\mathbf{W4}} \ \mathbf{W5} \ \overline{\mathbf{W6}} + \mathbf{W9} \ \mathbf{W10} \ \mathbf{W11} + \mathbf{W4} \ \mathbf{Wx} \ \overline{\mathbf{C23}}$ $\mathbf{s}$ R2 = W4 R1 + $\overline{W9}$ W6 $\overline{W5}$ Zw2 $rR2 = W4 \overline{R1} + \overline{W9} \overline{W6} \overline{W5} \overline{W4} + W9 \overline{W4} W5 \overline{W6} + W9 W10 W11$ $sR3 = W4 R2 + \overline{W9} W6 \overline{W5} Zw3$ $\mathbf{r}$ R3 = W4 $\overline{R2}$ + $\overline{W9}$ $\overline{W6}$ $\overline{W5}$ $\overline{W4}$ + W9 $\overline{W4}$ W5 $\overline{W6}$ + W9 W10 W11 $\mathbf{sR4} = \mathbf{W4} \quad \mathbf{R3} + \overline{\mathbf{W9}} \quad \mathbf{W6} \quad \overline{\mathbf{W5}} \quad \mathbf{Zw4}$ $\mathbf{r}\mathbf{R4} = \mathbf{W4} \ \overline{\mathbf{R3}} + \overline{\mathbf{W9}} \ \overline{\mathbf{W6}} \ \overline{\mathbf{W5}} \ \overline{\mathbf{W4}} + \mathbf{W9} \ \overline{\mathbf{W4}} \ \mathbf{W5} \ \overline{\mathbf{W6}} + \mathbf{W9} \ \mathbf{W10} \ \mathbf{W11}$ $sR5 = W4 R4 + \overline{W9} W6 \overline{W5} Zw5$ $rR5 = W4 \overline{R4} + \overline{W9} \overline{W6} \overline{W5} \overline{W4} + W9 \overline{W4} W5 \overline{W6} + W9 W10 W11$ $\mathbf{sR6} = \mathbf{W4} \ \mathbf{R5} + \overline{\mathbf{W9}} \ \mathbf{W6} \ \overline{\mathbf{W5}} \ \mathbf{Zw6}$ $\mathbf{r}\mathbf{R}\mathbf{6} = \mathbf{W}\mathbf{4} \ \overline{\mathbf{R}\mathbf{5}} + \overline{\mathbf{W}\mathbf{9}} \ \overline{\mathbf{W}\mathbf{6}} \ \overline{\mathbf{W}\mathbf{5}} \ \overline{\mathbf{W}\mathbf{4}} + \mathbf{W}\mathbf{9} \ \overline{\mathbf{W}\mathbf{4}} \ \mathbf{W}\mathbf{5} \ \overline{\mathbf{W}\mathbf{6}} + \mathbf{W}\mathbf{9} \ \mathbf{W}\mathbf{10} \ \mathbf{W}\mathbf{11}$ $sRp = \overline{W9} W4 \overline{Rp} Ww (T22 - T17) + W9 W4 \overline{Rp} Wn (T5 - T0) \overline{Wx}$ + $\overline{\text{W9}}$ W6 $\overline{\text{W5}}$ Zwp + W9 W4 (T22 - T17) + W9 W4 $\overline{\text{Rp}}$ C23 (T5 - T0) Wx $rRp = \overline{W9} W4 Rp Ww (T22 - T17) + W9 W4 Rp Wn (T5 - T0) \overline{Wx}$ $+ \overline{\text{W9}} \ \overline{\text{W6}} \ \overline{\text{W5}} \ \overline{\text{W4}} + \text{W9} \ \overline{\text{W4}} \ \text{W5} \ \overline{\text{W6}} + \text{W9} \ \text{W10} \ \text{W11} + \text{W9} \ \text{W4} \ \text{Rp C23} \ (\text{T5} - \text{T0}) \ \text{Wx}$ ## LOAD W FROM C $Wx = (\overline{01} \ 03 \ \overline{04} \ 05 \ \overline{06} \ F1 \ \overline{F3}) \ \overline{Ts} + Wp \ Ts$ ### CLOCK SIGNAL Ecw = Ecw ### WORD ASSEMBLY REGISTER sWw = W4 R6 + W4 Tp W8 + W4 T24 W7 + $(\overline{T24} \overline{Tp}) \overline{W4} Wx C23 + (T24 + Tp) \overline{W4} Wn$ $+ \overline{W4} Wn \overline{Wx}$ $rWw = (\overline{sWw})$ sWn = Ww delayed by 24 pulse times $rWn = \overline{Ww}$ delayed by 24 pulse times ## CLEAR AND SET SIGNALS Wc = Buc $\overline{C17}$ (T22 - T17) + Wh $\overline{Wf}$ T0 + $\overline{St}$ (T5 - T0) $Ws = Buc \overline{C17} (T5 - T0)$ W Buffer Ready = $\overline{W9}$ $\overline{W10}$ $\overline{W11}$ $\overline{W12}$ $\overline{W13}$ $\overline{W14}$ WIM and MIW interlock = $\overline{Wf}$ (W0 + $\overline{W9}$ ) ## HALT INTERLOCK $sW0 = \overline{W9} W6 \overline{W8} + Ws W9$ $rW0 = Wc + Ioc C12 \overline{C17} \overline{C19} \overline{C20} \overline{C21} \overline{C22} \overline{C23} (T5 - T0) + W9 (\overline{Iwf}) (T5 - T0)$ ## MAGNETIC TAPE CONTROL SIGNALS Stop Read Interlock = W0 Output Character Interlock = $\overline{W5}$ #### INTERLACE LOGIC ## Clear Iwc = Eom C9 $$\overline{C10}$$ $\overline{C17}$ Q2 + Wh + $\overline{St}$ ## Prepare $$rEw = Iwc + Pot 1 Ew$$ ## Load Registers Iws = Pot 2 Ew ## Interlace ## Finished #### Ready ### Word Count $$sIwb = Iwc + Iwa \overline{Iwb}$$ $$rIwa = Ioc C23 Ew + Iwo Iwa$$ $$rIwo = Iwc + Iw1 Iwo$$ $$sIw9 = Iws \overline{C9} + (Tsm Wp)\overline{Iw9}$$ $$rIw9 = Iwc + (Tsm Wp)Iw9$$ # Address #### PHOTO READER 1 ## ENABLE SIGNAL Re = $\overline{W9}$ $\overline{W10}$ $\overline{W11}$ W12 $\overline{W13}$ $\overline{W14}$ $\overline{Kf}$ ## PINCH ROLLER AND LAMP DRIVERS $Rd = \overline{Rb} = Re + Kff$ ### READER SIGNALS $(\overline{Zw1}) = (\overline{Ch 6 amp}) \overline{Re}$ $\overline{\text{Zw2}}$ = $\overline{\text{(Ch 5 amp) Re}}$ $(\overline{Zw3}) = (\overline{Ch \ 4 \ amp}) \ Re$ $\overline{\text{Zw4}}$ = $(\overline{\text{Ch 3 amp) Re}}$ $(\overline{Zw5}) = (\overline{Ch \ 2 \ amp}) \ Re$ $\overline{\text{Zw6}} = (\overline{\text{Ch 1 amp) Re}}$ $\overline{\text{Zwp}} = (\overline{\text{Ch 7 amp}}) \overline{\text{Re}}$ $(\overline{\text{Ecw}}) = (\overline{\text{Zw1} + \text{Zw2} + \text{Zw3} + \text{Zw4} + \text{Zw5} + \text{Zw6} + \text{Zwp} + \text{W0}) \text{ Sp Re}}$ ### BRAKE DRIVER $Rb = \overline{Re}$ $\overline{Kff}$ #### Y BUFFER OPERATIONS The Y Buffer is similar to the W Buffer in all respects except for the following: - (1) Bit C17 defines the Y Buffer in EOM instructions controlling buffer operations (C17 defines the W Buffer). - (2) Op codes 10 and 30 are used to load and unload the Y Buffer; Op codes 12 and 32 indicate similar operations with the W Buffer. - (3) Y Buffer interrupts branch the program to different memory locations from the W Buffer. - (4) (Ts $\overline{Wp}$ ) causes interlace with Y whereas (Ts Wp) causes interlace with W. - (5) The Y Buffer may be extended to accommodate up to 24 bits per transmission. Extending the Y Buffer beyond six bits plus parity requires that the R register be widened to the appropriate character size and the parity be checked and generated by a new circuit. Rpy is still used to accept the parity bit during input; however during output a new line is used, Rpe. During input the parity check is made just prior to the precession, thus the sYe becomes: $$\overline{\text{Y9}}$$ $\overline{\text{Yh}}$ $\overline{\text{Np}}$ $\overline{\text{Y4}}$ Y5 Rpe Rpe is specially generated and is "true" if the character register (including Rpy) has an even number of "ones". The equations for Rpy become: The set term of Yw is modified to accept the least significant bit of the R register during precession time. $$sYw = Y4$$ (LSB of R) + - - - The end of block term for the paper tape reader which sets Yh is modified to include two more bits and becomes: $$sYh = \overline{Y9} \ \overline{Y10} \ \overline{Y11} \ Y12 \ \overline{Y13} \ (\overline{R1y} \ \overline{R2y} \ \overline{R3y} \ \overline{R4y} \ \overline{R5y} \ \overline{R6y} \ \overline{R7y} \ \overline{R8y} ) Ys T24 + - - -$$ ## Y BUFFER EQUATIONS ## UNIT ADDRESS REGISTER $$sY14 = Ys C23$$ $$rY14 = Yc$$ $$sY13 = Ys C22$$ $$rY13 = Yc$$ $$sY12 = Ys C21$$ $$rY12 = Yc$$ $$sY11 = Ys C20$$ $$rY11 = Yc$$ $$sY10 = Ys C19 + Ioc C17 \overline{Y9} \overline{C19} \overline{C20} \overline{C21} \overline{C22} \overline{C23} (75 - T0) C12$$ $$rY10 = Yc$$ ## INPUT/OUTPUT $$sY9 = Ys C18$$ $$rY9 = Yc$$ ## CHARACTER COUNTER $$sY8 = Ys C16 + Y7 \overline{Y8} Y4 T0 + Yx T24 Yw + \overline{Y9} \overline{Y7} Y10 Y11 \overline{Yh} + \overline{St}$$ $$rY8 = Yc (T22-T17) + Y8 Y4 T0$$ sY7 = Ys C15 + Yx T24 $$\overline{Y4}$$ Yn + $\overline{St}$ $$rY7 = Yc (T22-T17) + Y7 \overline{Y8} Y4 T0$$ ### CLOCK COUNTER (Clock Detector) $sY6 = \overline{Y5} Ecy (T22 - T17)$ rY6 = Y5 T0 + Yc (Precess Detector) $sY5 = \overline{Y5} Y6 \overline{Ecy} T0 + Ys C13 C18$ rY5 = Y4 T0 + Yc (Precess Y) sY4 = Y5 Yf T24 + Ys T0 + Yh T24 + St T0 rY4 = Y4 T0 + Y4 T24 ### COMPUTER INTERLOCK $sYf = \overline{Y4} Yx (T5 - T0) + Yc \overline{Yh}$ $rYf = \overline{Y8} \overline{Y7} Y4 (T22 - T17) + Ys Y9 + \overline{Y9} Y10 Y11 Y0 Mtgy \overline{Y7} (T22 - T17)$ ### INTERRUPT SIGNALS $(12y) = \overline{Yf} Yh (En + \overline{En})$ ## TIME-SHARE CALLING SIGNAL $Tsy = \overline{Yf} \ Y0 \ \overline{Yh} \ \overline{Iy}$ ### HALT DETECTOR (See Note) sYh = Yhs T24 + Y9 $\overline{Y}\overline{11}$ $\overline{Y}\overline{0}$ Y5 $\overline{Y}\overline{6}$ T24 + $\overline{Y}\overline{9}$ $\overline{Y}\overline{10}$ $\overline{Y}\overline{11}$ Y12 $\overline{Y}\overline{13}$ ( $\overline{R}\overline{1Y}$ $\overline{R}\overline{2y}$ $\overline{R}\overline{3y}$ $\overline{R}\overline{4y}$ $\overline{R}\overline{5y}$ $\overline{R}\overline{6y}$ $\overline{R}\overline{py}$ ) Y5 T24 rYh = Yc ## ERROR DETECTOR (See Note) $sYe = \overline{Y9} \ Y4 \ \overline{Rpy} \ (T5 - T0) \ \overline{Yh} \ \overline{Np} + Y0 \ \overline{Y6} \ Y5 \ Ecy \ Tp + Yes$ $rYe = Yc \ \overline{Yh}$ ## SINGLE CHARACTER REGISTER (See Note) $sR1y = Y4 Yn \overline{Yx} (\overline{Tp} \overline{T24}) + \overline{Y9} Y6 \overline{Y5} Zy1 + Y4 Yx C23$ $rR1y = Y4 \overline{Yn} \overline{Yx} + \overline{Y9} \overline{Y6} \overline{Y5} \overline{Y4} + Y9 \overline{Y4} Y5 \overline{Y6} + Y9 Y10 Y11$ $+ Y4 Yx \overline{C23}$ $8R2y = Y4 R1y + \overline{Y9} Y6 \overline{Y5} Zy2$ $rR2y = Y4 \overline{R1y} + \overline{Y9} \overline{Y6} \overline{Y5} \overline{Y4} + Y9 \overline{Y4} Y5 \overline{Y6} + Y9 Y10 Y11$ $8R3y = Y4 R2y + \overline{Y9} Y6 \overline{Y5} Zy3$ $rR3y = Y4 \overline{R2y} + \overline{Y9} \overline{Y6} \overline{Y5} \overline{Y4} + Y9 \overline{Y4} Y5 \overline{Y6} + Y9 Y10 Y11$ $\mathbf{sR4y} = \mathbf{Y4} \ \mathbf{R3y} + \overline{\mathbf{Y9}} \ \mathbf{Y6} \ \overline{\mathbf{Y5}} \ \mathbf{Zy4}$ $\mathbf{rR4y} = \mathbf{Y4} \ \overline{\mathbf{R3y}} + \overline{\mathbf{Y9}} \ \overline{\mathbf{Y6}} \ \overline{\mathbf{Y5}} \ \overline{\mathbf{Y4}} + \mathbf{Y9} \ \overline{\mathbf{Y4}} \ \mathbf{Y5} \ \overline{\mathbf{Y6}} + \mathbf{Y9} \ \mathbf{Y10} \ \mathbf{Y11}$ $sR5y = Y4 R4y + \overline{Y9} Y6 \overline{Y5} Zy5$ $\mathbf{r}\mathbf{R}\mathbf{5}\mathbf{y} = \mathbf{Y}\mathbf{4} \ \overline{\mathbf{R}\mathbf{4}\mathbf{y}} + \overline{\mathbf{Y}\mathbf{9}} \ \overline{\mathbf{Y}\mathbf{6}} \ \overline{\mathbf{Y}\mathbf{5}} \ \overline{\mathbf{Y}\mathbf{4}} + \mathbf{Y}\mathbf{9} \ \overline{\mathbf{Y}\mathbf{4}} \ \mathbf{Y}\mathbf{5} \ \overline{\mathbf{Y}\mathbf{6}} + \mathbf{Y}\mathbf{9} \ \mathbf{Y}\mathbf{10} \ \mathbf{Y} \ \mathbf{11}$ $sR6y = Y4 R5y + \overline{Y9} Y6 \overline{Y5} Zy6$ $rR6y = Y4 \overline{R5y} + \overline{Y9} \overline{Y6} \overline{Y5} \overline{Y4} + Y9 \overline{Y4} Y5 \overline{Y6} + Y9 Y10 Y11$ $sRpy = \overline{Y9} \ Y4 \ \overline{Rpy} \ Yw \ (T22 - T17) + Y9 \ Y4 \ \overline{Rpy} \ Yn \ (T5 - T0) \ \overline{Yx}$ + $\overline{Y9} \ Y6 \ \overline{Y5} \ Zyp + Y9 \ Y4 \ (T22 - T17) + Y9 \ Y4 \ \overline{Rpy} \ C23 \ (T5 - T0) \ Yx$ $rRpy = \overline{Y9} \ Y4 \ Rpy \ Yw \ (T22 - T17) + Y9 \ Y4 \ Rpy \ Yn \ (T5 - T0) \ \overline{Yx}$ $+ \overline{Y9} \ \overline{Y6} \ \overline{Y5} \ \overline{Y4} + Y9 \ \overline{Y4} \ Y5 \ \overline{Y6} + Y9 \ Y10 \ Y11 + Y9 \ Y4 \ Rpy \ C23 \ (T5 - T0) \ Yx$ LOAD Y FROM C (from computer) $Yx = (\overline{01} \ 03 \ \overline{04} \ \overline{05} \ \overline{06} \ F1 \ \overline{F3}) \ \overline{Ts} + \overline{Wp} \ Ts$ # CLOCK SIGNAL Ecy = Ecy ## WORD ASSEMBLY REGISTER (See Note) $$sYw = Y4 \quad (R6y) + Y4 \quad Tp \quad Y8 + Y4 \quad T24 \quad Y7 + (\overline{T24} \quad \overline{Tp}) \quad \overline{Y4} \quad Yx \quad C23$$ $$+ (T24 + Tp) \quad \overline{Y4} \quad Yn + \overline{Y4} \quad Yn \quad \overline{Yx}$$ $$rYw = (\overline{sYw})$$ sYn = Yw delayed by 24 pulse times $rYn = \overline{Yw}$ delayed by 24 pulse times ### CLEAR AND SET SIGNALS Yc = Buc C17 (T22 - T17) + Yh $$\overline{Yf}$$ T0 + $\overline{St}$ (T5 - T0) Ys = Buc C17 (T5 - T0) Y Buffer Ready = $\overline{Y9}$ $\overline{Y10}$ $\overline{Y11}$ $\overline{Y12}$ $\overline{Y13}$ $\overline{Y14}$ YIM and MIY interlock = $\overline{Yf}$ (Y0 + $\overline{Y9}$ ) ## HALT INTERLOCK $sY0 = \overline{Y9} Y6 \overline{Y8} + Ys Y9$ $rY0 = Yc + Ioc C12 C17 \overline{C19} \overline{C20} \overline{C21} \overline{C22} \overline{C23} (T5-T0) + Y9 (\overline{lyf}) (T5-T0)$ # MAGNETIC TAPE CONTROL SIGNALS Stop Read Interlock = Y0 Output Character Interlock = $\overline{Y5}$ #### Y BUFFER EXTENSION NOTE: When the Y Buffer extension is used the following modifications are required in the Y Buffer Logic. - (1) $sYh = Yhs T24 + Y9 \overline{Y11} \overline{Y0} Y5 \overline{Y6} T24 + \overline{Y9} \overline{Y10} \overline{Y11} Y12 \overline{Y13} (\overline{R1y} \overline{R2y} \overline{R3y} \overline{R4y} \overline{R5y} \overline{R6y} \overline{R7y} \overline{R8y} \overline{R9y}) Y5 T24$ - (2) $sYe = \overline{Y9} \overline{Yh} \overline{Np} \overline{Y4} Y5 Rpe$ + $Y0 \overline{Y6} Y5 Ecy Tp$ + Yes - (3) $sRpy = \overline{Y9} \ Y6 \ \overline{Y5} \ Zyp + Y4 \ Y9 \ (T22 T17)$ $rRpy = \overline{Y9} Y4 Rpy Yw (T22 - T17)$ + Y9 Y4 Rpy (T5 - T0) $\overline{Yx}$ + <del>Y</del>9 <del>Y</del>6 <del>Y</del>5 <del>Y</del>4 + $Y9 \overline{Y4} Y5 \overline{Y6}$ + Y9 Y10 Y11 + Y9 Y4 Rpy C23 (T5 - T0) Yx (4) sYw = Y4 (Least significant bit of R register) + Y4 Tp Y8 + Y4 T24 Y7 + (T24 Tp) Y4 Yx C23 + $(T24 + Tp) \overline{Y4} Yn$ $+ \overline{Y4} Yn \overline{Yx}$ ## Reset R Register $$RRy = \overline{Y9} \ \overline{Y6} \ \overline{Y5} \ \overline{Y4} + Y9 \ \overline{Y4} \ Y5 \ \overline{Y6} + Y9 \ Y10 \ Y11$$ ## Enable R Register ERy = $$\overline{Y9}$$ Y6 $\overline{Y5}$ ## Parity Rpe = Even number of ones in information bits. ## R Register ## SECTION III ### MAGNETIC CORE MEMORY NOTE: This section applies only to core memory units that use QK53 and HK55 type modules. #### INTRODUCTION This section explains the logical and electronic operation of the core memory in detail. Layout, wiring information, and additional circuitry information are contained in a separate manual. The reader should be familiar with Memory Control, Page 1.39, in Section 1 of this manual. The computer uses a parallel, random access, coincident current, magnetic core memory for permanent storage of all internal data and instructions. Each individual bit in each data or instruction word is stored in an individual magnetic element called a core. These ferrite cores are the basic storage elements and are capable of representing one of two logical states, i.e., one-zero, true-false. The ferrite cores are physically arranged as the points of a three-dimensional coordinate system; the X and Y coordinates of a specific core represent the address of the word of which that core is a member; the Z coordinate determines which bit of the word the core represents. Thus, a single column of cores (i.e., all cores with the same X and Y coordinates) represents a single word. Through all of the cores on each Z level or digit plane there are two wires used for the reading and writing of information. Below is an example of selecting word number 12<sub>g</sub>. FIGURE 41. BLOCK DIAGRAM MAGNETIC CORE MEMORY The Z coordinate wires are used for parallel detection of information or for indirectly writing information. The block diagram of the magnetic core memory shows the parallel outputs of the S (address) register being decoded into X and Y coordinate signals. To reduce the complexity and number of components in the address system, the X and Y coordinates are sub-divided into X, $\overline{X}$ , Y, and $\overline{Y}$ . These decoded address signals correspondingly drive current driver circuits whose output lines pass through the cores on the X and Y coordinates. The 25 (25 bits per word) Z coordinate windings (hereafter called sense windings) are fed to 25 sense or detection amplifiers which detect the state of the cores in the specific word being addressed; and this information is fed in parallel to the M (memory) register for later transfer to the C register. Note that although the sense windings pass through all cores in a specific plane, only the state of the addressed core will be detected, due to the required coincidence of the X and Y coordinates. When writing into memory from the M register, the outputs of the M side of the M flip-flops drive 25 Z drivers that correspondingly drive a second set of Z windings, which are used to inhibit the insertion of "ones" in the respective cores requiring "zeros". The reasons for this technique will be explained later. The reading of information from a core memory of this type is destructive in that all of the cores in the addressed word are left in a "zero" state; therefore, the information read into the M register must be regenerated (written back) into the same address position before proceeding. When regenerating or writing into a word position, the X and Y coordinates will attempt to set all cores at the coincidence points to the "one" state. Note that previously they have all been reset to the zero state by a reading process. The inhibit or Z windings will therefore inhibit the setting of cores requiring zeros, and the correct information is written into the word location. The process of reading and then immediately regenerating is called a memory cycle and takes 6 microseconds to completely execute. #### MAGNETIC CORE STORAGE THEORY The elementary storage element, the ferrite core, whose principal characteristic is a rectangular, hysteresis loop, is shown in Figure 42. H is the magnetizing force (proportional to the applied current) applied to the core, and B is the magnetic flux (proportional to the magnetic permeability of the material) produced in the core by the force H. If the force H<sub>+</sub> is applied to the core, the flux density in the "one" direction will increase to Qm, which represents maximum flux density or saturation. When the magnetizing force $H_{\iota}$ is removed, the flux density will decrease to the Qr value, which represents the remanent or residual flux density that (for a constant Qm) is proportional to the retentivity or remanence of the material. The core is now said to be in the "one" state. Figure 42 Hysteresis Loop If the magnetizing force is applied in the opposite direction $-H_t$ (reverse the current), the remanent flux density $\Phi r'$ will be -Bl and the core will be in the "zero" state. Note that although the $\Phi r'$ value approximately equals the previous residual flux density value, the direction of the flux has completely reversed. The designations of "zero" and "one" for a magnetic core are completely arbitrary and are only in relationship to the polarities of the applied signals, sense, and inhibit windings. The high squareness ratio (Hk/Ht) of the hysteresis loop makes it possible to apply magnetizing forces which are less than that required to saturate the core in either direction, without materially changing the value of the magnetic flux density of the core. An abrupt reversal of the flux direction will take place when the magnetizing force exceeds a critical value. The reversal of the magnetic flux direction switches the core to the complement of its present state. The core will stay indefinitely in either state until switched back by a sufficient electromotive force applied in the opposite direction to the force which set it initially. The critical values, the knee, and the squareness ratio, permit the coincident-current type of operation which required the coincidence of two partial magnetizing forces, $\frac{Ht}{2}$ or $\frac{-Ht}{2}$ , each of which alone is less than the magnetizing force required to drive the core past the knee (point Hk) of the curve of the hysteresis loop shown in Figure 42. The two partial magnetizing forces, acting simultaneously, are sufficient to change the state of the core. The two partial magnetizing forces are supplied by two drive half-currents applied along X and Y drive lines, respectively. The switching action of the coincident partial magnetizing forces can be prevented by the application of an inhibit current whose value is equal, but whose direction is opposite, to either one of the write drive half-currents. The resulting inhibit magnetizing force cancels the effect of one of the partial magnetizing forces and prevents the core from switching to the other of its two stable states. The state of a core at a given moment can be determined by the application of read drive current in the direction that would switch the core to the zero state. If the core is already in the zero state, the read drive current will drive it minutely into saturation, but no flux reversal will take place, and only a small amount of flux variation will result. If on the other hand, the core is in the "one" state, it will be switched to the "zero" state by the read drive current, the direction of the magnetic flux will be reversed, and the relative flux variation will be very large. In both cases the flux variations will appear in the form of a voltage induced in a sense winding. If the flux density is varied with time at a rate $d\Phi/dt$ , then, according to Faraday's law, a voltage V is induced across the windings of magnitude: $$V = -N \frac{d\phi}{dt}$$ where N equals the number of turns, which in this case, would be one. The signal voltage pulse shown below permits the determination of the state that the core was in before the application of the read drive current. All magnetic cores in a matrix are linked by the X and Y drive lines, the inhibit winding, and the sense winding as shown below: Each selected X and Y drive line carries a drive half-current that applies a partial magnetizing force to all magnetic cores linked by those lines. The core located at the intersection of the selected drive lines will receive the sum of the two partial magnetizing forces, which will be sufficient to produce the magnetic flux reversal and change the state of the core. The X and Y drive lines are connected to the X and Y decoders and traverse all digit planes in series. During the read operation, the direction of the drive current in the matrix is such that the core at the selected address would be switched to zero. As explained above, the cores that are in the one state will produce voltage pulses in the sense winding while those that are in the zero state will produce virtually no signal. Each matrix or digit plane has its own individual sense winding, which will thus read the bit stored in that digit plane at the selected address. When the information is being written into the matrix, write or restore drive half-currents are applied to the selected X and Y drive lines in the direction opposite to that of the read drive currents, so that the core at the drive lines intersection would be switched to the one state. However, in the case of matrices in which a zero has been written, an inhibit current is applied through the inhibit winding that is individual for each matrix. The inhibit current is approximately of the same magnitude as an X or Y drive current and will prevent the core located at the intersection of the selected X and Y drive lines from being switched to one; a zero bit will remain stored in that matrix at the selected address. Each inhibit winding intersects all cores on a given digit plane. ## BASIC OPERATION ### ADDRESSING The 14 outputs of the S register (address register) are gated into 14 address lines designated L1 through L14 as shown below: $$\overline{L1} = \overline{S1 \quad \overline{Tsm} + (\overline{w}10)} \quad (Tsm \ \overline{Wp}) + (\overline{y}10) \quad (Tsm \ \overline{Wp})$$ $$\overline{L14} = \overline{S14} \quad \overline{Tsm} + (\overline{w}23) \quad (Tsm \ \overline{Wp}) + (\overline{y}23) \quad (Tsm \ \overline{Wp})$$ $$L1 = \overline{\overline{L1}}$$ $$L1 = \overline{L14}$$ Note that the address lines from the buffer interlace system enter at this point. The 14 address lines are decoded into the X and Y coordinates according to the following chart: | 213 | 212 | 2 <sup>11</sup> 2 | 10 <sub>2</sub> 9 | 28 | 27 | 26 | 2 <sup>5</sup> | 24 | 2 <sup>3</sup> | 2 <sup>2</sup> 2 <sup>1</sup> | 20 | |-----|-----|-------------------|-------------------|----|----|--------------|----------------|-----|----------------|-------------------------------|-------| | S1 | S2 | S3 S4 | 4 S5 | S6 | S7 | S8 | S9 | S10 | S11 | S12 S13 | 3 S14 | | L1 | L2 | L3 L | 4 L5 | L6 | L7 | L8 | L9 | L10 | Lll | L12L1 | 3 L14 | | | | Y Coordinate | | | | X Coordinate | | | | | | | | | Y | | | Ÿ | | | x | | X | | The X and Y coordinates each represent 6 bits or two octal digits. These coordinates are divided into $\overline{X}$ , X, $\overline{Y}$ , and Y, each of which consist of a single octal digit that can be decoded into 8 specific configurations. The L1 and L2 positions, hereafter referred to as $2^{13}$ and $2^{12}$ , are used to define which 4096-word memory stack is being addressed. $2^{\overline{13}}$ $2^{\overline{12}}$ = stack one, locations 0(0) to 07777 (4095) $2^{\overline{13}}$ $2^{12}$ = stack two, locations 10000 (4096) to 17777 (8191) $2^{13}$ $2^{\overline{12}}$ = stack three, locations 20000 (8192) to 27777 (12287) $2^{13}$ $2^{12}$ = stack four, locations 30000 (12288) to 37777 (16383) Four decoders are thus required and are shown in Figure 43. The decoding function for a single octal digit is performed by an individual circuit module designated QK52, which has one output for each of the eight possible states. The current path for an X or Y drive line originates at a solid state circuit which acts as a current source and will be called a "switch." The current path terminates in a solid state circuit which acts as a current sink and will be called a "sink." Any X or Y drive line requires two switches and two sinks, as the current must be reversible between the read and write operations. The combination of $8\ \overline{X}$ sw-sink pairs and $8\ X$ sw-sink pairs provides selection of one of $64\ X$ coordinate drive lines, and in a similar manner the 6 bits representing the Y coordinate selects one of $64\ Y$ drive lines. The 4096 intersections of the $64\ X$ drive lines and $64\ Y$ drive lines provide selection of 4096 core storage locations. Due to the requirement that the X and Y drive currents must reverse between the read phase and the write phase, two separate signals will be required to determine the direction of the drive current. These signals are designated Rw and Wr. $$Rw = Mg \overline{Q2}$$ $$Wr = (Mg Q2) (Mdt + QI)$$ Due to the fact that the cores alternate in their relative positions to the physical drive lines, the current must pass in the opposite direction for all even-numbered drive lines with respect to all odd-numbered drive lines. To implement this, the external connections on even-numbered lines are reversed as shown below: 3.11 3, 12 Figure 44 shows the selection of address 3037 and the control of the direction of the X and Y drive currents by the above-described Rw and Wr terms. Figure 43 shows the overall structure of an individual 4096-word core stack with the circuit module types and numbers designated. These modules are listed and briefly described below: | $\underline{\text{Module}}$ | Quantity | <u>Function</u> | |-----------------------------|----------|---------------------------------------------------------------------------------------------------------------------| | QK52 | 4 | Decoding of an octal character for address selection. | | QK53 | 4 | 8 sw-sink combinations for driving the selected line. | | HK52 | 3 | Z coordinate, inhibit drivers. | | HK59 | 5 | Sense Amplifier. | | HK51 | 2 | Discriminator, detects the digital information from the amplifier. | | SK58 | 1 | Current regulator, gates and supplies the current to the sinks and switches. | | HK55 | 2 | Control, generates and distributes the inhibit | | | | terms for 2 <sup>12</sup> and 2 <sup>13</sup> and also distributes the current direction selection terms Wr and Rw. | | SK53 | 1 | Voltage Regulator, generates the + 12 voltage for the inhibit lines and the current regulator. | | SK57 | 1 | Operates in parallel with the SK53. | Figure 46 shows the core stack in detail. Note that this is approximately a one-sixteenth model in that one-sixteenth the actual number of cores in a single digit plane are shown. It is suggested that the reader trace the directions of current flow, for both the read and write phases of the memory cycle, for the following addresses: | 0070 | 3760 | |------|------| | 3037 | 3747 | This diagram also shows the inhibit and sense windings. Note that the inhibit winding passes through all cores in the direction of the Y-axis, and that the sense winding traces diagonally through all cores on the digit plane. #### READ CYCLE At pulse time T10 of the computer cycle, the S (Address) register is cleared by Sc in preparation for receiving a new address. At T9 time, a new address is transferred to the S register, the decoders will immediately decode the new information, and the outputs of the decoders will assume a new configuration. At pulse time T8, the M (Memory) register will be cleared by Mc in preparation for Figure 45. Computer Memory Cycle 3.15 receiving data from memory, and the Mg flip-flop will be set, initiating a new memory cycle. When Mg goes true, this will also qualify the current direction signals Rw and Wyl. At pulse time T7, the memory read timing signal (Mrt) will be enabled for a duration of 8 pulse times. Mrt controls the current regulator circuits which supply the current to all of the switch and sink circuits: The decoders selected the proper switches and sinks at T7 time, and current is supplied to the drive line by Mrt which, in turn, activates the current regulator. During the read cycle, all of the X and Y drive line half-currents are applied in a direction which will drive all of the cores in the zero direction. The voltage outputs of the digit planes are sensed by 25 sense amplifiers which feed their respective outputs to 25 discriminator circuits which detect the large signal change; and at T2 time, this information is clocked into the M register by the Ms (strobe) signal. At Tp time, the Mrt signal is disabled which, in turn, disables the current regulator, and no more current is supplied to the X and Y drive line paths. #### WRITE CYCLE The write cycle consists of regenerating the present contents of M into the address from which it was just read, or of inserting new information into the M register at T24 time for storage into the address that was just read. In either case, the contents of the S (address) register will not change, as the address must be the same; therefore, the output configuration of the decoders will remain as they were during the read cycle. At pulse time T21, the Mdt (memory digit timing) signal is enabled. The Mdt signal enables the Z (inhibit) drivers whose inputs are qualified by the $\overline{Mn}$ signal. The current for the Z drivers is not supplied by the current regulator modules, but by the voltage regulator so that inhibit current will flow from T21 until T8. At T18 time, the Mwt (memory write timing) signal will be enabled which, in turn, will enable the current regulator to supply current to the sinks and switches in a fashion similar to Mrt. Note that during the write phase the address selection is the same, but the direction of all drive line half-currents is reversed due to Wr and Wy2 now being enabled. Voltages will be generated on the sense lines during the write cycle due to the write drive currents setting cores to the one position and will be generated from the inhibit currents, but these voltages are not strobed by Ms and are always ignored. At T12 time, the Mwt signal is disabled and the X and Y drive current sources are inhibited. ### MEMORY EXPANSION The memory of the computer can be expanded to contain 4 core stacks of 4096 words each. Figure 47 shows the addressing system used when expanding the memory to other configurations. Figure 47. Block Diagram — Memory Expansion #### MODULE OPERATION #### DECODER The decoder module, designated QK52, produces an output signal (+) on one of eight output lines to represent one of eight possible input configurations. Both the true and false sides of the three bits to be decoded (2<sup>n</sup>2<sup>n+1</sup>2<sup>n+2</sup>) are supplied to the module. The decoding is performed by a series of negative "AND" gates such that the inverted output will be the correct result. The eight output lines feed to one or more sets of 8 sw-sink modules (depending upon the size of memory) and will act as the enabling address terms. #### SELECTOR CONTROL The selector control module, designated HK55, generates the current direction control terms, the stack selection control terms, and the stack selection terms, for the inhibit drivers. Two HK55 modules are connected together to generate the required complement of control terms. On the first HK55, two current direction terms are generated from Wr. These are Wx1 and Wy1. On the second HK55, two similar terms, Wx2 and Wy2, are generated from Rw. These four current direction control terms are fed to the four sw-sink modules. The two most significant computer address terms L1 and L2 are used to generate four stack selection terms E0, E1, E2, and E3. These stack selection terms are coded with Mdt (inhibit or digit timing) to generate four inhibit control signals, designated D1, D2, D3, and D4. The stack selection signals E0, E1, E2, and E3 are also used to enable the sw-sink modules in each of the four stacks. #### XY SELECTOR The XY Selector modules designated QK53 contain eight sets of switch-sink circuits for selecting the proper X or Y drive line. The eight address signals from the respective decoder module are connected to pins 39, 37, 33, 30, 24, 20, 14, and 11, respectively. If the specific address input signal is true (ANDed with the stack zero signal E0), it will enable the switch-sink pair to conduct current when directed by the Rw and Wr signals. The switch circuit gates the drive current onto the appropriate XY drive line where the current passes through a sink circuit to return to the current regulator. When the current direction control signals invert (between read and write), the mating sink circuit will be enabled and will receive current from the same XY drive line. Figure 48. Decoder and Selector Control Logic Figure 49. X-Y Selector QK 53 #### CURRENT REGULATOR The current regulator module, designated SK58, contains three basic circuits, a voltage regulator, and two gated current stabilizers. Pins 1, 2, 14, 16, and 18 are inputs to the voltage regulator which, in turn, controls the X and Y current stabilizers. Pin 1 receives the +12 volt reference signal generated by the outputs of the SK53 and SK57 voltage regulators. This voltage will vary depending upon the amount of inhibit current desired. Pins 2 and 18 receive the +15 volt floating supply signal, which has a +12v. reference point. Pin 14 (control in) is used by the automatic "Start up/shut down" mechanism to inhibit all drive currents when the logical state of the computer is in an ambiguous area. Pin 16 (marginal test) is connected to the Marginal Test switch on the front panel of the computer and is used to increase or decrease the XY drive currents by approximately 6%. Pins 34 and 36 connect the Mrt (memory read timing) and Mwt (memory write timing), respectively. The read timing signal (Mrt) may be delayed and it, in turn, will delay the read current on the Y lines and, consequently, the sense signal. The Mwt and Mrt signals gate the X and Y current stabilizers. Pins 20 and 22 are the current outputs for the X and Y switch circuits. Pins 9 and 10 are the current returns for the sink circuits. There is a potentiometer adjustment on the SK58 for varying the amount of XY drive current. This current is nominally about 500 ma, but should be adjusted according to the individual characteristics of each unit. ## VOLTAGE REGULATOR The voltage regulator, designated SK53, generates a constant voltage of approximately + 12 v from the + 18 volt line from the power supply. The + 12 v output supplies the inhibit lines and serves as a reference signal to the current regulator module. The SK57 voltage regulator module operates in parallel with the SK53 and receives its $V_R$ control signal from the SK53. The threshold potentiometer on the SK57 is nominally set between 6 and 6.5 v, but is optimally adjusted according to the amount of noise on the sense lines. There is a potentiometer adjustment on the SK53 that determines the magnitude of the + 12 output which, in turn, determines the amount of current that will flow through the inhibit (Z) windings. This is nominally about 200 ma, but should be adjusted according to individual stack characteristics. #### Z DRIVER The Z driver, designated HK52, drives the inhibit winding during the write cycle. The false output of the respective stage of the M (Memory) register is connected to the input. Depending upon the stack number, the input gate will be enabled by one of the stack selection digit signals D1, D2, D3, or D4. During Mdt time, current will now flow through the inhibit winding. ### SENSE AMPLIFIER The sense amplifier module, designated HK59, is composed of five basic sense amplifiers. The sense amplifier is basically a two-stage, balanced amplifier with Figure 50. Voltage Regulator and Current Regulator 3.26 ## SECTION IV # BCD TYPEWRITER AND TAPE PUNCH #### INTRODUCTION This section contains the functional description and theory of operation of the Model 9134B BCD Typewriter and Tape Punch. Timing diagrams and logic equations are also included. The mechanical descriptions of this equipment are provided in the IBM and Tally manufacturers' manuals, which will constitute a part of the computer maintenance manual. The information in this section should not be used for Model 9134A Tape Punch and/or Stretch Typewriter since both the punch and the typewriter are operated differently in the Model 9134A version. Use this section for the following model numbers: | Model No. | Configuration | |-----------|--------------------------------------| | 9132B | Punch No. 1 plus coupler | | 9133B | Punch No. 2 plus coupler | | 9134B | Punch No. 1 and BCD Typewriter No. 1 | | | plus coupler | | 9136 | Spare Punch | | 9137B | BCD Typewriter No. 1 plus coupler | | 9138B | BCD Typewriter No. 2 plus coupler | | 9139B | BCD Typewriter spare | For proper use of this section, the reader should be familiar with the operation of the W Buffer for the SDS 910 or 920 Computer. #### BCD TYPEWRITER #### FUNCTIONAL DESCRIPTION The typewriter is an IBM Selectric Input/Output Typewriter. It is used both for input and output. The type element or "golf ball" is special (#908). The typewriter is controlled by the typewriter/punch coupler chassis which is usually mounted in the computer rack. The coupler chassis plugs directly into the W or Y Buffer of the SDS 910 or 920 Computer. The coupler chassis contains an auxiliary connector socket which "repeats" the W or Y Buffer socket to which the coupler chassis is plugged. Whenever the W or Y Buffer has been programmed to receive inputs from the typewriter, an indicator in the typewriter is lit. The operator can then type characters into the computer at a maximum rate of 15 characters per second. Each character typed sends a different six-bit code to the computer. A parity bit is also sent which is checked in the buffer. All keys on the typewriter send a code with the exception of case shift. However, typing a key in lower case produces a different code from typing the same key in upper case. Whenever the W or Y Buffer is programmed to output to the typewriter, the six-bit character codes sent from the computer will cause the typewriter to type at 15 characters per second. The typewriter will automatically case shift for those characters that require it; however, upper case characters are typed at only one-third the rate of lower case characters. Following is a list of codes used on both input and output. Note that these correspond to the Hollerith codes which are standard for punched cards. All 64 combinations of six bits are used. # TYPEWRITER CODES | Character | Code | Character | Code | |--------------|-------|-----------|-----------------| | Ø | 00 | | 40 | | 1 | 01 | J | 41 | | 2 | 02 | K | 42 | | 3 | 03 | L | 43 | | 4 | 04 | M | 44 | | 5 | 05 | N | <b>4</b> 5 | | 6 | 06 | 0 | 46 | | 7 | 07 | P | 47 | | 8 | 10 | Q | 50 | | 9 | 11 | R | 51 | | SPACE | 12 | CAR.RET. | 52 | | # or = | 13 | \$ | 53 | | @ or ' | 14 | * | 54 | | : | 15 ∖∗ | ] | 55 × | | > | 16 | ; | 56 <sup>)</sup> | | <b>√</b> | 177 | Δ | 57 | | & or + | 20 | ъ | 60 | | Α | 21 | / | 61 | | В | 22 | S | 62 | | C | 23 | T | 63 | | D | 24 | U | 64 | | $\mathbf{E}$ | 25 | V | 65 | | F | 26 | w | 66 | | G | 27 | X | 67 | | H ` | 30 | Y | 70 | | I | 31 | Z | 71 | | BACK SPACE | 32 | TAB | <b>7</b> 2 | | • | 33 | • | 73 | | 口 or ) | 34 🥎 | % or ( | 74 | | [ | 35 🗼 | ~ | 75 × | | < | 36 | \ | 76 / T | | <b>‡</b> | 37 ~ | ** | 77 J | | | | | | \* Upper Case Character ### THEORY OF OPERATION - INPUT (from typewriter to computer) When the W or Y Buffer contains an address that calls for a typewriter input or output, an amplifier in the coupler chassis goes true. $$Te = \overline{W10} \ \overline{W11} \ \overline{W12} \ \overline{W13} \ W14$$ This typewriter "enable" signal is gated into the pertinent logic of the coupler. If more than one typewriter is tied to the same computer buffer, then each typewriter must have its own coupler chassis and the second and third typewriters must have different "enable" addresses. For No. 2 Te = $$\overline{W10}$$ $\overline{W11}$ $\overline{W12}$ $\overline{W13}$ $\overline{W14}$ For No. 3 Te = $$\overline{W10} \ \overline{W11} \ \overline{W12} \ W13 \ W14$$ Changing the address requires a minor wiring modification; diodes in the coupler chassis are left free for this purpose. For inputs, the typewriter indicator is lit. Tlt = Te $$\overline{W9}$$ $\overline{W5}$ The Tlt solenoid driver drives the 8-volt light. When a character is typed, the G20 one-shot is triggered. It resets about 20 milliseconds later, $$sG20 = Te \overline{W5} \overline{G30} \overline{G50} (Tc) \overline{W9} + \overline{Tc} (Ec) W9) \underline{Q2} + - - -$$ where Tc is a "common" signal from the typewriter indicating that a character was typed. As soon as G20 is set, the G30 one-shot is triggered. $$sG30 = G20 (\overline{Uk} + \overline{Dt}) Q2$$ This thirty-millisecond <u>one</u>-shot stays on ten milliseconds longer than G20. This ten milliseconds (G20 G30) provides a "window" when the computer samples the typewriter contacts to properly determine the character. The flip-flop Dt is set, $$sDt = Te \overline{G20} G30 \overline{G50} (Sh + Uk) \underline{Q2} \overline{Dt}$$ where Sh is always true during inputs. This flip-flop allows the G50 one-shot to trigger. $$sG50 = G30 \overline{G20} (DT W14 + - - -) Q2$$ The flip-flop Dt clocks the W or Y Buffer which, in turn, opens the gates that allow the character to be transferred from the typewriter contacts into the W or Y Buffer. (Uk is always reset during inputs.) All character decoding is done in the typewriter itself, using diodes where necessary. The complete input circuit for one bit is shown below: The character is transferred until G30 relaxes and Dt is reset. $$rDt = G50 \overline{G30} \overline{Uk} Q2 + - - -$$ The logic will not accept another character until G50 is reset since $\overline{G50}$ is included in the sG20 input gate. ### THEORY OF OPERATION - OUTPUT (from computer to typewriter) The same one-shots used for input are also used for output. When the W Buffer addresses the typewriter for output (Te W9) and there is a character in the buffer's character register ( $\overline{W5}$ ), the typewriter logic begins its output cycle as soon as the typewriter is ready, $$sG20 = Te \overline{W5} \overline{G30} \overline{G50} \overline{Tc} \overline{Ec} W9 \underline{Q2} + - - -$$ where $\overline{\text{Tc}}$ is the inverse of the $\overline{\text{Tc}}$ common contact and requires the typewriter not to be in the process of typing. $\overline{\text{Ec}}$ is the tabulate and carriage return interlock signal that inhibits the above gate if the typewriter is performing a tabulate (tab), carriage return, space, or backspace. $$\begin{array}{rcl} (Tc) &=& (C2) \\ (Ec) &=& (C1) (C5) (C6) (tab interlock) (C.R. interlock) \end{array}$$ Consider an output where the automatic case shift is not required. The Sh (shift) amplifier is true for case shift characters and false for lower case characters. $$Sh = W9 R3 R4 + W9 R1 R3 R4 R5 R6$$ The first term is for case-shift print characters and the second term is for carriage return and tab which will be described later. For lower case character outputs, Sh is false so that the Uk (upper case) flip-flop is never set. After G20 is set, G30 is set, $$sG30 = G20 (Uk + Dt) Q2$$ and when G20 resets, Dt is set. $$sDt = Te \overline{G20} G30 \overline{G50} (Sh + Uk) Q2 \overline{Dt}$$ Dt causes G50 to trigger. $$sG50 = G30 \overline{G20} (D + W14 + - - -) \underline{Q2}$$ When G30 relaxes, Dt is reset. $$rDt = G50 G30 Uk Q2 + - - -$$ While G20 is set, the print solenoid control amplifier goes true if it is a print character. $$Td = Te W9 G20 Tc (Uk + Sh) Dt (R3 + R4 + R5 + R6) (R1 + R2 + R3 + R4 + R5 + R6 + Rp)$$ Tc is in this gate to stop current to the print solenoids as soon as the "common" closes. This is recommended by the manufacturer. (R3 + R4 + R5 + R6) defines the character as a print rather than a function character. Function characters are space, back space, tab and carriage return. (R1 + R2 + R3 + R4 + R5 + R6 + Rp) is in the gate so that the typewriter will not type a " $\phi$ " if the programmer should address the W Buffer and ask for "leader". If he does ask for leader, an extra type cycle time is wasted but nothing is typed. The Td amplifier gates all the seven print solenoid drivers. The solenoid drivers actuate the solenoids to print the proper character. One solenoid is used as a common and is actuated for every print cycle. Tdp = Td $Td40 = Td \overline{R1} \overline{R2} + Td R1 R2$ Td20 = Td R2 $Td10 = Td \overline{R3}$ Td4 = Td R3 R4 Td2 = Td R5 Td1 = Td R3 R6 + Td R3 R6 The above logic translates the character from the SDS code to the typewriter code. The Dt flip-flop clocks the buffer so that the next character will be placed in the W Buffer character register. However, this new character cannot be typed until the common contact has opened and the G50 one-shot has relaxed. Note that the clock (Dt) occurs after the character has already been driven into the typewriter solenoids. The functions, space and back space, have exactly the same control logic and timing as lower case print characters. However, the print solenoid control amplifier is inhibited and, instead, the function solenoid control amplifier goes true. Tf = Te W9 R3 $\overline{R4}$ R5 $\overline{R6}$ G20 $\overline{Uk}$ $\overline{Dt}$ $\overline{Tc}$ Here R3 R4 R5 R6 is the partial code for all functions; Tc again is the inverse of the common contact and stops the solenoid current as soon as the common contact closes. Tf then allows the proper function solenoid to operate. $Tdbs = Tf \overline{R1} R2$ (back space) $Tdsp = Tf \overline{R1} \overline{R2}$ (space) # Upper Case Character Outputs It takes three times as long to print an upper case character because the one-shots go through three complete cycles. Basically, the first cycle puts the typewriter in upper case, the second cycle prints the character, and the third cycle allows the typewriter to return to lower case. The Sh amplifier goes true as soon as the upper case character code is in the W Buffer character register. $$Sh = Te W9 R3 R4 + - - -$$ All upper case codes have R3 R4 true. Sh stays true during the whole operation and controls the timing. During the operation two flip-flops, Dt and Uk, form a particular type of counter. Their configurations can best be seen from the timing diagram or analyzed from the logic equations. Uk is set after G20 relaxes on the first one-shot cycle. Uk remains set until G20 is set again on the third one-shot cycle. It therefore is set approximately 50 milliseconds before the print cycle, which is the second one-shot cycle, and remains set until this second cycle is complete. It remains reset during the third cycle. For lower case outputs Dt is high for each one-shot cycle during the time that G20 is low and G30 is still high. For upper case outputs, Dt remains low during the first one-shot cycle. On the second one-shot cycle, Dt is set after G20 relaxes and remains high until after G30 relaxes in the third one-shot cycle. Therefore, Dt comes high at about the time the next character appears in the R1-R6 flip-flops. If the character is upper case, then Dt will remain high until G20 relaxes in the middle one-shot cycle. Also, Dt controls the upper case solenoid driver. The typewriter should not lock in upper case but is held there only by the solenoid, since the mechanical latch is disabled. $$Tduc = Sh \overline{Dt} R4 Te$$ During G20 of the second one-shot cycle, the print solenoid control amplifier goes true and opens the gates to the print solenoids. The same logic is used to translate the codes to the typewriter. Sixteen upper case characters are used. # Tab and Carriage Return Outputs When operating either a tab or carriage return function, the Sh amplifier is held true as for upper case characters. This causes the one-shots to go through three complete cycles exactly as they do for an upper case character. However, the function solenoid control amplifier goes true during G20 of the first one-shot cycle and the second two cycle times are "dummies". These two dummy cycles allow for sloppy timing of the opening and closing of the tab and carriage return interlock contacts. The interlock contact stops the next one-shot cycle whenever it closes. If it closes too late, a dummy cycle is used as the carriage begins to return (instead of typing the next character). If the contact opens too soon when the carrier hits the left margin, another dummy character cycle is used (instead of typing the next character to the left of the actual margin). If the contact is timed perfectly, two type cycle times are wasted after the tab or carriage return, but this is a small percentage of the tab or carriage return time. If the tab or carriage return is the last character typed before the buffer is to be used for another device, then these dummy cycles normally tie up the buffer during the entire carriage return or tab. The function solenoid control amplifier is true during G20 of the first cycle and gates the proper solenoid driver. Tf = Te W9 R3 R4 R5 $$\overline{R6}$$ G20 $\overline{Uk}$ Dt $\overline{Tc}$ Tdtb = Tf R1 R2 (tab) $Tdcr = Tf R1 \overline{R2}$ (carriage return) For these three-cycle operations, the buffer clock is not sent until the $\overline{G20}$ G30 time of the last one-shot cycle. # **ADJUSTMENTS** # One-Shot timing The following times are recommended for one-shot settings: G20 for 25 milliseconds G30 for 45 milliseconds G50 for at least 35 milliseconds, and adjusted on typeout to provide minimum "jitter" of Tc With the total G20-G50 cycle set at 60 ms and with Ec controlled by C1, C5, and C6 the output typing rate is controlled by feedback from the typewriter. Cam C1 controls for normal lower case characters. Cam C5 controls for tab, space, and backspace. Cam C6 controls the feedback for carriage returns. The typewriter solenoids which are controlled by G20 should have at least 18 milliseconds and preferably longer. However, the upper case solenoid should be actuated at least 40 milliseconds before the print solenoids are actuated – this is determined by G50. An important mechanical consideration is to make the shift to upper case while the character positioning operation is stable so that the two motions will not be additive. See figure 55. The typewriter will print if any of the seven print solenoids are actuated. When the solenoids are actuated manually, one at a time, the following characters should be typed: F,. \$ I F &. If extra periods are typed (period is the character typed if no solenoid actuates but the print cycle actuates erroneously), then the turnbuckle on the trip link near the print solenoids might need adjusting. If the typewriter refuses to output, it is possible that the tab or carriage return interlock contact is not actuating. Information about the typewriter itself can be obtained from the IBM/input/output customer service manual which will be a part of the computer maintenance manual. For repairing the mechanical part of the typewriter it is advisable to call an IBM serviceman, preferably one who has had training on the Selectric input/output typewriter. ### Timing Diagrams The timing diagrams for typewriter input and output are shown on the following pages. #### DICTIONARY OF BCD TYPEWRITER LOGIC TERMS Dt A control flip-flop used on both outputs and inputs. It normally times the buffer clock. The carriage return and tabulate interlock contact signal. It is false during the operation of a tabulate or carriage return. Ecw Clock to the W Buffer. G20 A one-shot that determines duration of solenoid current on outputs and blanks out erroneous signals during inputs. G30 A one-shot that is fired immediately after G20 is fired. It is also used by the tape punch logic. G50 A one-shot that provides delay between output characters. R1-R6, Rp The character register of the W Buffer. Sh An amplifier that is true for outputs on upper case characters, tabulate and carriage return. Tc The typewriter "common" contact signal that goes true when a key is typed. Td An amplifier that controls the print solenoid drivers. Td40-Td1 Output of six coded print solenoid drivers. Tdbs Back space solenoid driver. Tdcr Carriage Return solenoid driver. Tdp The output of the "common" print solenoid driver. Tdsp Space solenoid driver. Tdtb Tabulate solenoid driver. Tduc Upper case solenoid driver. Te Typewriter "enable" amplifier. Allows typewriter logic to function. Tf An amplifier that controls the function solenoid drivers (space, back space, tabulate, carriage return). Tlt Light solenoid driver. Drives light in typewriter indicating an input request. Tsb Tsa Ts8 Ts4 Ts2 Tsl Six coded signals from typewriter to coupler logic which carry the character code on inputs. Tsc Parity signal from typewriter to coupler logic. Uk A flip-flop used on upper case outputs and on tabulate and carriage return outputs. W5 Flip-flop in W Buffer. W9-W14 Flip-flops in W Buffer. Data Inputs to W Buffer. Parity bit to W Buffer. ### BCD TYPEWRITER LOGIC EQUATIONS ### Enable $Te = \overline{W10} \ \overline{W11} \ \overline{W12} \ \overline{W13} \ W14$ ### Timing G20 = Te $\overline{W5}$ $\overline{G30}$ $\overline{G50}$ (Tc $\overline{W9}$ + Tc $\overline{Ec}$ W9) Q2 + - - $G30 = G20 (\overline{Uk} + \overline{Dt}) Q2$ $G50 = G30 \overline{G20}$ (Dt W14 + Sh $\overline{Uk}$ + Pe G30) Q2 # Control $sDt = Te \overline{G20} G30 \overline{G50} (\overline{Sh} + Uk) Q2 \overline{Dt}$ $rDt = G50 \overline{G30} \overline{Uk} \underline{Q2} + \overline{Te} \underline{Q2} Dt$ $sUk = Te Sh G30 G50 \overline{Dt} Q2 \overline{Uk}$ $\mathbf{rUk} = G20 \text{ Dt } Q2 + \overline{\text{Te}} Q2 \text{ Uk}$ $Sh = W9 R3 R4 + R1 W9 R3 \overline{R4} R5 \overline{R6}$ # Solenoid Control Td = Te W9 G20 Tc (Uk + Sh) Dt (R3 + R4 + R5 + R6)(R1 + R2 + R3 + R4 + R5 + R6 + Rp) $Tf = Te W9 R3 \overline{R4} R5 \overline{R6} G20 \overline{Uk} \overline{Dt} \overline{Tc}$ # Print Solenoid Drivers Tdp = Td $Td40 = Td \overline{R1} \overline{R2} + Td R1 R2$ $Td20 = Td \overline{R2}$ $Td10 = Td \overline{R3}$ $Td4 = Td \overline{R3} \overline{R4}$ $Td2 = Td\overline{R5}$ $Td1 = Td \overline{R3} R6 + Td R3 \overline{R6}$ # Function Solenoid Drivers $Tduc = Sh \overline{Dt} R4 Te$ $Tdbs = Tf \overline{R1} R2$ $Tdsp = Tf \overline{R1} \overline{R2}$ Tdtb = Tf R1 R2 $Tdcr = Tf R1 \overline{R2}$ # Light Driver Tlt = Te $\overline{W9}$ $\overline{W5}$ # Clock $\overline{\text{Ecw}} = \overline{\text{(Dt } \overline{\text{Uk}} \text{ G50 W14)}}$ (Ec) = (C1) (C5) (C6) (Tab Interlock) (CR Interlock) # Inputs $$\overline{(\text{Dt }\overline{\text{W9}} \text{ Tsb})}$$ $$(\overline{Zw2}) = (\overline{Dt} \overline{W9} \overline{Tsa})$$ $$\overline{\text{Zw3}} = \overline{\text{(Dt W9 Ts8)}}$$ $$\overline{(\text{Dt W9 Ts4})}$$ $$\overline{\text{Zw5}}$$ = $\overline{\text{(Dt W9 Ts2)}}$ $$\overline{(\overline{Zw6})} = \overline{(\overline{Dt} \ \overline{W9} \ Ts1)}$$ $$(\overline{Zwp}) = (\overline{Dt} \overline{W9} Tsc)$$ #### TAPE PUNCH ### FUNCTIONAL DESCRIPTION The tape punch for the 900 Series Computers punches paper or mylar tape at a rate of 60 characters per second. A character is composed of six bits plus an odd parity bit. One-inch tape is generally used. The punch is controlled by the punch/typewriter coupler chassis which is usually mounted inside the computer rack. The coupler chassis plugs directly into the W or Y Buffer of the SDS 910 or 920 Computer. "Leader" is punched and fed by depressing a button on the punch panel. The "leader" has only sprocket holes punched. A toggle switch can be set in either the "auto" or "run" position. If it is placed in the "run" position, the punch motor runs continuously. If it is placed in the "auto" position, the punch motor is turned on only when the W Buffer has addressed the punch or the feed button has been manually depressed. When the switch is in the "auto" position, there is an automatic delay each time the buffer addresses the punch in order to allow the motor to get up to speed. ### THEORY OF OPERATION ### Tape Feed (See Figure 56) When the feed button on the punch is manually depressed, the signal, Ksp, goes true. Ksp "enables" the punch motor relay driver. The relay driver closes a relay in the punch assembly which, in turn, closes the ac circuit to the punch motor. A 200 millisecond one-shot is triggered which provides a delay to allow the motor to get up to speed. Also, a 4.5 millisecond one-shot is triggered which sets the Dp flip-flop. $$sD200 = \overline{Ksp} \overline{Fd} \overline{Dp} \underline{Q2} + - - sD4.5 = \overline{Ksp} \overline{D12} \overline{Dp} \overline{G30} \underline{Q2} + - - sDp = D4.5 \overline{D12} Q2 \overline{Dp}$$ The Dp flip-flop stays set for the duration of the 200 millisecond one-shot. When D200 relaxes, a twelve-millisecond one-shot is fired. This one-shot allows the Fd flip-flop to be set and the tape feed process to begin. With the Fd flip-flop set, the D4.5 and D12 one-shots and the Dp flip-flop form a counter and provide pulses to drive the punch. $$sD4. 5 = \underbrace{Ksp} \overline{D12} \overline{Dp} \overline{G30} \underline{Q2} + - - -$$ $$sDp = D4. 5 \overline{D12} \underline{Q2} \overline{Dp}$$ $$rDp = D12 \underline{Q2} Dp$$ $$sD12 = Dp \overline{D4.5} (\overline{D200} + Fd) Q2$$ The sprocket solenoid driver and then the feed solenoid driver are actuated. The feed solenoid is timed by the punch to feed after all punches are clear and before the next punch occurs. The process repeats and tape leader is generated as long as the button remains depressed. The data channel solenoid drivers are inhibited. If the feed button is pressed while the buffer is addressing the punch, an input/output parity error may occur because the Dp flip-flop will clock the buffer before a character is in the buffer's character register. If the typewriter is tied to the buffer during the tape feed operation, the typewriter G30 one-shot will inhibit D4.5 and temporarily interrupt the tape feed but will cause no difficulty. # Data Punching (See Figure 57.) When the W (or Y) Buffer addresses the punch, a punch enable amplifier, Pe, goes true. Pe = W9 $$\overline{W10} \overline{W11} W12 \overline{W13} \overline{W14}$$ If there is a second punch connected to the same buffer, then each punch must have its own coupler chassis and the second punch chassis must have a minor wiring modification so that: (Punch No. 2) Pe = W9 $$\overline{W10}$$ $\overline{W11}$ W12 $\overline{W13}$ W14 Diodes in the coupler are available for this modification. The punch logic must accommodate three different situations to start punching data. They will be described in order. ## 1. The program asks for leader. When the buffer addresses the punch, Pe goes true which allows the Pd solenoid driver to close the relay that applies ac voltage to the punch motor. This procedure occurs regardless of the position of the "run-auto" toggle switch. Since leader was asked for, W5 is false and the D200 one-shot fires immediately. $$sD200 = Pe \overline{W5} \overline{Fd} \overline{Dp} Q2 + - - -$$ The D4.5 one-shot also fires for 4.5 milliseconds and allows the Dp flip-flop to set. $$sDp = D4.5 \overline{D12} Q2 \overline{Dp}$$ The D12 one-shot is inhibited until the D200 one-shot relaxes, at which time the punch motor should be up to speed. D12 fires at the first Q2 pulse after D200 relaxes, and at the following Q2 clock, Fd is set and Dp is reset. $$sFd = D12 Dp Q2 + - - -$$ $rDp = D12 Q2Dp$ The motor is now up to speed and the punch is now ready to punch some leader. The D200 one-shot is also used to time the punching of leader but since D200 just relaxed, it is not ready to properly trigger again until its "dead time" has elapsed. This time delay is provided by the typewriter one-shots which are located in the same chassis. G20 = $$\underline{Q2}$$ Pe Fd D12 + - - - G30 = G20 ( $\overline{Dt}$ + $\overline{Uk}$ ) $\underline{Q2}$ $$G50 = Pe G30 \overline{G20} Q2 + - - -$$ Therefore, $G50 \overline{G30}$ becomes true about 30 milliseconds after D200 relaxes. D200 is now fired again, this time for leader. $$sD200 = Pe \overline{W}5 G50 \overline{G}30 (\overline{R}1 \overline{R}2 \overline{R}3 \overline{R}4 \overline{R}5 \overline{R}6 \overline{R}p) Q2 + - - -$$ This is a dc input term. Q2 is in the gate to prevent triggering D200 from a voltage spike due to logic cross-over, as W5 comes true and (R1R2R3R4R5R6Rp) goes false. (G50 may have been previously triggered from a typewriter action). The combination of W5 and (R1R2R3R4R5R6Rp) indicates that leader is required. During the second D200 one-shot period the Fd flip-flop remains set and D4.5, Dp and D12 begin their cycling. The feed and sprocket punch solenoids are actuated. $$Pf = Fd Dp$$ $$Psp = Fd Dp$$ The data channels are inhibited since the character in the character buffer is all zeros. The buffer is not clocked until the D200 one-shot relaxes. $$\overline{\text{Ecw}} = (\text{Pe Dp } \overline{\text{D200 Fd}})$$ When D200 does relax, the buffer is clocked and data is punched character after character whenever there is information in the buffer $(\overline{W5})$ . Fd remains set once it has been set until the buffer no longer addresses the punch. If it is required that the computer generate longer leader than the approximate inch provided by the D200 one-shot, the program must set up the buffer and again ask for leader. There must be a delay of about 1/2 second between the ENERGIZE OUTPUT M (02) instructions for more leader to be generated, since whenever the buffer is re-addressed, Fd is reset and one D200 period is necessary to set Fd again before leader can be punched. If an ENERGIZE OUTPUT M (02) is given by the computer to the W or Y Buffer every 1/2 second, leader will be generated about one-half of the time. If leader is requested, the D200 one-shot is triggered twice regardless of the position of the toggle switch, "auto" or "run". 2. No leader is requested and the toggle switch is in the "auto" position. (See Figure 58.) The D200 one-shot is triggered only once. $$sD200 = Pe \overline{W5} \overline{Fd} \overline{Dp} \underline{Q2} + - - -$$ This term will not set D200 until the buffer has been loaded with some data, since W5 will be true until that time. Pe causes the motor relay to close. The Fd flip-flop will not be set until D200 relaxes as before. The second term that sets D200 for leader will be inhibited as data will be in the character buffer when W5 is reset. As soon as Fd is set, the data is punched out every 16.5 milliseconds. D4.5, Dp and D12 cycle and provide the proper timing. D4.5 must wait for D12 and for a new character in the buffer register, (W5). # 3. No leader is requested and the toggle switch is in the "run" position. When the switch is in the "run" position, not only is ac power continuously applied to the punch motor but a logic signal, Kcp, goes true in the coupler chassis. When the buffer addresses the punch requesting no leader, the Fd flip-flop is set immediately. $$sFd = Pe W5 (Kcp) Q2 \overline{Fd} + - - -$$ W5 indicates leader is not required. With Fd set, the D200 one-shot is inhibited even after information is loaded into the buffer by the computer, and since Fd is set, the punch can start punching without any delay as soon as the information is available. Putting the punch toggle switch in the "run" position will inhibit the delay normally required to get the motor up to speed when the punch is being used by the buffer alternately with other devices and leader is not being requested. Failure to put the switch in the "run" position will not cause any difficulty but will cause unnecessary delay. The switch position can be changed while the punch is in operation. #### CIRCUIT CONSIDERATIONS The punch solenoids are driven by SDS Circuit Module RK51. The solenoids are rated at 25 volts. However, these solenoids will not tolerate a 100% duty factor. To prevent burning out solenoids (due to a transistor or diode failure or by removing a logic circuit module from the coupler chassis), a resistor-capacitor circuit is wired in series with each solenoid. The 50-volt supply is applied to the common side of the solenoids, and the relay driver pulses the other side of the resistor-capacitor circuit to ground. A steady 50 volts applied across this circuit will not harm the solenoids. #### ADJUSTMENTS The mechanical description of the punch is given in the manufacturer's manual which will be included as a part of the computer maintenance manual. Two adjustments are fairly common: 1. The hole spacing on the punched tape should be 10 per inch. There is both a coarse adjustment and a fine adjustment for this spacing. (See vendor's manual, page 22, "Capstan Adjustment".) 2. The feed solenoid actually closes a set of contacts which, in turn, actuate the escapement magnets. The timing of the closing of these contacts should be adjusted to 10.5 milliseconds after the feed solenoid is pulsed. This period is longer than is recommended by the manufacturer, but because of the resistor-capacitor circuit, the pulse to the escapement solenoid is not square. Improper timing of the escapement solenoid will cause sprocket holes in the paper tape to be stretched or torn. # Timing Diagrams The data punching timing diagrams are on the following pages. #### DICTIONARY OF TAPE PUNCH LOGIC TERMS D4.5 A one-shot used to time the current pulse to the punch solenoids. D12 A one-shot that determines the time interval between punch solenoid pulses. D200 One-shot used to time leader generation and to allow punch motor to get up to speed before punching. Dp An interlock flip-flop used with D4.5 and D12 to provide timing pulses to the punch solenoid drivers. The clock signal to the W Buffer. FdFlip-flop that allows punching. G20-G30-G50 Typewriter one-shots used by the punch logic to provide delay between firing the D200 one-shot. Kcp Signal from "Auto - Run" toggle switch on the punch panel. Signal is true when switch is in the "Run" position. Ksp Signal from "Feed" button on punch panel to the punch coupler. Pd Punch Motor Relay Driver. Pdl-Pd7 Data channel solenoid drivers. Pe Punch "enable" amplifier. Pf Feed solenoid driver. Psp Sprocket hole solenoid driver. ### TAPE PUNCH LOGIC EQUATIONS ## ${\bf Enable}$ Pe = W9 $\overline{W10}$ $\overline{W11}$ W12 $\overline{W13}$ $\overline{W14}$ # Punch Motor Relay Driver $$Pd = Pe + (Ksp)$$ ## Delay Timer & Leader Generator $sD200 = (Pe \overline{W5} + \overline{Ksp}) \overline{Fd} \overline{Dp} \underline{Q2} + Pe \overline{W5} G50 \overline{G30} (\overline{R1} \overline{R2} \overline{R3} \overline{R4} \overline{R5} \overline{R6} \overline{Rp}) Q2$ $$sFd = Pe W5 (Kcp) Q2 \overline{Fd} + D12 Dp Q2$$ $$rFd = (\overline{Pe} \overline{Ksp}) Q2 Fd$$ $$sG20 = Pe \overline{Fd} D12 \underline{Q2} + - - -$$ $$sG30 = G20 (\overline{Dt} + \overline{Uk}) Q2$$ $$sG50 = Pe G30 \overline{G20} \underline{Q2} + - - -$$ # Pulse Control $$sD4.5 = (Pe \overline{W5} + (Ksp)) \overline{D12} \overline{Dp} \overline{G30} \underline{Q2}$$ $$sDp = D4.5 \overline{D12} Q2 \overline{Dp}$$ $$rDp = D12 Q2 Dp$$ $$sD12 = Dp \overline{D4.5} (\overline{D200} + Fd) \underline{Q2}$$ ## Clock $$\overline{\text{Ecw}} = (\overline{\text{Pe Dp } \overline{\text{D200}} \text{ Fd}})$$ # Solenoid Drivers Pf = Fd Dp Psp = Fd Dp Pdl = R6 (Pe Fd Dp) Pd2 = R5 (Pe Fd Dp) Pd3 = R4 (Pe Fd Dp) Pd4 = R3 (Pe Fd Dp) Pd5 = R2 (Pe Fd Dp) Pd6 = R1 (Pe Fd Dp) Pd7 = Rp (Pe Fd Dp)